# **Contents**

| Preface xv                                                                                                                                                                                                                                            | 2.4 Conversion Between Binary and Decimal 31 2.4.1 Binary to Decimal Conversion 31 3.4.2 Decimal to Binary Conversion 32                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 Welcome Aboard 1                                                                                                                                                                                                                                    | <ul><li>2.4.2 Decimal to Binary Conversion 32</li><li>2.4.3 Extending Conversion to Numbers with Fractional Parts 33</li></ul>                                                           |
| <ul> <li>1.1 What We Will Try to Do 1</li> <li>1.2 How We Will Get There 1</li> <li>1.3 Two Recurring Themes 3</li> <li>1.3.1 The Notion of Abstraction 3</li> </ul>                                                                                  | 2.5 Operations on Bits—Part I: Arithmetic 34 2.5.1 Addition and Subtraction 34 2.5.2 Sign-Extension 36 2.5.3 Overflow 36                                                                 |
| 1.3.2 Hardware vs. Software 5  1.4 A Computer System 7  1.4.1 A (Very) Little History for a (Lot) Better Perspective 8  1.4.2 The Parts of a Computer System 10                                                                                       | <ul> <li>Operations on Bits—Part II: Logical</li> <li>Operations 38</li> <li>2.6.1 A Logical Variable 38</li> <li>2.6.2 The AND Function 38</li> <li>2.6.3 The OR Function 39</li> </ul> |
| <ul><li>1.5 Two Very Important Ideas 11</li><li>1.6 Computers as Universal<br/>Computational Devices 12</li></ul>                                                                                                                                     | <ul><li>2.6.4 The NOT Function 40</li><li>2.6.5 The Exclusive-OR Function 40</li><li>2.6.6 DeMorgan's Laws 41</li><li>2.6.7 The Bit Vector 42</li></ul>                                  |
| <ul> <li>1.7 How Do We Get the Electrons to Do the Work? 14</li> <li>1.7.1 The Statement of the Problem 14</li> <li>1.7.2 The Algorithm 16</li> <li>1.7.3 The Program 16</li> <li>1.7.4 The ISA 17</li> <li>1.7.5 The Microarchitecture 18</li> </ul> | 2.7 Other Representations 43 2.7.1 Floating Point Data Type (Greater Range, Less Precision) 43 2.7.2 ASCII Codes 47 2.7.3 Hexadecimal Notation 48 Exercises 49                           |
| 1.7.6 The Logic Circuit 19 1.7.7 The Devices 19                                                                                                                                                                                                       |                                                                                                                                                                                          |
| Exercises 20                                                                                                                                                                                                                                          | 3 Digital Logic Structures 59 3.1 The Transistor 59 3.2 Logic Gates 61                                                                                                                   |
| 2 Bits, Data Types,<br>and Operations 25                                                                                                                                                                                                              | <ul><li>3.2.1 The NOT Gate (Inverter) 61</li><li>3.2.2 OR and NOR Gates 62</li><li>3.2.3 Why We Can't Simply Connect P-Type</li></ul>                                                    |
| 2.1 Bits and Data Types 25                                                                                                                                                                                                                            | to Ground 64                                                                                                                                                                             |
| <ul> <li>2.1.1 The Bit as the Unit of Information 25</li> <li>2.1.2 Data Types 26</li> <li>2.2 Integer Data Types 26</li> </ul>                                                                                                                       | <ul><li>3.2.4 AND and NAND Gates 65</li><li>3.2.5 Gates with More Than Two Inputs 66</li><li>3.3 Combinational Logic Circuits 67</li></ul>                                               |
| <ul><li>2.2.1 Unsigned Integers 26</li><li>2.2.2 Signed Integers 27</li></ul>                                                                                                                                                                         | 3.3.1 Decoder 67<br>3.3.2 Mux 68                                                                                                                                                         |
| 2.3 2's Complement Integers 29                                                                                                                                                                                                                        | 3.3.3 A One-Bit Adder (a.k.a. a Full Adder) 69                                                                                                                                           |



| •••  | O        |
|------|----------|
| VIII | Contents |

|      | 3.3.4   | The Programmable Logic                                    |            | 5.1.3 The Instruction Set 147                                          |
|------|---------|-----------------------------------------------------------|------------|------------------------------------------------------------------------|
|      |         | Array (PLA) 71                                            |            | 5.1.4 Opcodes 149                                                      |
|      | 3.3.5   | Logical Completeness 72                                   |            | 5.1.5 Data Types 149                                                   |
| 3.4  |         | Storage Elements 73                                       |            | 5.1.6 Addressing Modes 150                                             |
|      | 3.4.1   | The R-S Latch 73                                          | F 2        | 5.1.7 Condition Codes 150                                              |
| 2.5  | 3.4.2   | The Gated D Latch 74                                      | 5.2        | Operate Instructions 151                                               |
| 3.5  | 3.5.1   | oncept of Memory 75                                       |            | 5.2.1 ADD, AND, and NOT 151<br>5.2.2 Immediates 152                    |
|      | 3.5.1   | Address Space 75 Addressability 76                        |            | 5.2.2 Immediates 152<br>5.2.3 The LEA Instruction (Although Not Really |
|      | 3.5.2   | Addressability 70<br>A 2 <sup>2</sup> -by-3-Bit Memory 76 |            | an Operate) 154                                                        |
| 3.6  |         | ential Logic Circuits 78                                  | 5.3        | Data Movement Instructions 155                                         |
| 5.0  | 3.6.1   | A Simple Example: The                                     | 5.5        | 5.3.1 PC-Relative Mode 156                                             |
|      | 3.0.1   | Combination Lock 79                                       |            | 5.3.2 Indirect Mode 158                                                |
|      | 3.6.2   | The Concept of State 80                                   |            | 5.3.3 Base+offset Mode 159                                             |
|      | 3.6.3   | The Finite State Machine and Its                          |            | 5.3.4 An Example 160                                                   |
|      |         | State Diagram 82                                          | 5.4        | Control Instructions 161                                               |
|      | 3.6.4   | The Synchronous Finite                                    |            | 5.4.1 Conditional Branches 162                                         |
|      |         | State Machine 85                                          |            | 5.4.2 Two Methods of Loop Control 165                                  |
|      | 3.6.5   | The Clock 86                                              |            | 5.4.3 The JMP Instruction 169                                          |
|      | 3.6.6   | Example: A Danger Sign 87                                 |            | 5.4.4 The TRAP Instruction 169                                         |
| 3.7  | Previe  | ew of Coming Attractions: The Data Path                   | 5.5        | Another Example: Counting Occurrences                                  |
|      | of the  | LC-3 93                                                   |            | of a Character 170                                                     |
| Exer | cises 9 | 95                                                        | 5.6        | The Data Path Revisited 173                                            |
|      |         |                                                           |            | 5.6.1 Basic Components of the                                          |
|      |         |                                                           |            | Data Path 175                                                          |
| 4 T  |         | n Neumann Model 121                                       |            | 5.6.2 The Instruction Cycle Specific                                   |
| 4.1  | Basic   | Components 121                                            | _          | to the LC-3 176                                                        |
|      | 4.1.1   | Memory 122                                                | Exer       | cises 177                                                              |
|      |         | Processing Unit 123                                       |            |                                                                        |
|      | 4.1.3   | Input and Output 124                                      | 6 0        | Programming 203                                                        |
| 4.0  | 4.1.4   | Control Unit 125                                          | 6.1        | Problem Solving 203                                                    |
| 4.2  |         | C-3: An Example von<br>ann Machine 125                    | 0.1        | 6.1.1 Systematic Decomposition 203                                     |
| 4.3  |         | etion Processing 127                                      |            | 6.1.2 The Three Constructs: Sequential,                                |
| 4.5  |         | The Instruction 127                                       |            | Conditional, Iterative 204                                             |
|      | 4.3.1   | The Instruction T27 The Instruction Cycle (NOT the        |            | 6.1.3 LC-3 Control Instructions to Implement                           |
|      | 1.5.2   | Clock Cycle!) 130                                         |            | the Three Constructs 205                                               |
|      | 4.3.3   | Changing the Sequence of                                  |            | 6.1.4 The Character Count Example from                                 |
|      |         | Execution 132                                             |            | Chapter 5, Revisited 206                                               |
|      | 4.3.4   | Control of the Instruction Cycle 134                      | 6.2        | Debugging 210                                                          |
|      | 4.3.5   | Halting the Computer (the TRAP                            |            | 6.2.1 Debugging Operations 211                                         |
|      |         | Instruction) 136                                          |            | 6.2.2 Use of an Interactive Debugger 212                               |
| 4.4  | Our Fi  | rst Program: A Multiplication                             | Exer       | cises 220                                                              |
|      | Algori  | thm 137                                                   |            |                                                                        |
| Exer | cises 1 | 39                                                        |            |                                                                        |
|      |         |                                                           | <b>7</b> A | Assembly Language 231                                                  |
|      |         | 0 445                                                     | 7.1        | Assembly Language Programming—Moving                                   |
|      |         | :-3 145                                                   |            | Up a Level 231                                                         |
| 5.1  |         | SA: Overview 145                                          | 7.2        | An Assembly Language Program 232                                       |
|      | 5.1.1   | Memory Organization 146                                   |            | 7.2.1 Instructions 233                                                 |
|      | 5.1.2   | Registers 146                                             |            | 7.2.2 Pseudo-Ops (Assembler Directives) 236                            |

Contents ix

|       | 7.2.3  | Example: The Character Count Example                | 9.2   | Input/0          | Output 317                                         |
|-------|--------|-----------------------------------------------------|-------|------------------|----------------------------------------------------|
|       |        | of Section 5.5, Revisited Again! 238                |       | 9.2.1            | Some Basic Characteristics                         |
| 7.3   |        | ssembly Process 240                                 |       |                  | of I/O 317                                         |
|       | 7.3.1  | Introduction 240                                    |       | 9.2.2            | Input from the Keyboard 320                        |
|       | 7.3.2  | A Two-Pass Process 240                              |       | 9.2.3            | Output to the Monitor 322                          |
|       | 7.3.3  | The First Pass: Creating the                        |       | 9.2.4            | A More Sophisticated Input                         |
|       |        | Symbol Table 241                                    |       |                  | Routine 325                                        |
|       | 7.3.4  | The Second Pass: Generating the                     |       | 9.2.5            | Implementation of Memory-Mapped                    |
| 7 1   | Dayon  | Machine Language Program 242                        | 0.2   | Onoro            | I/O, Revisited 326                                 |
| 7.4   | -      | d the Assembly of a Single Assembly age Program 243 | 9.3   |                  | ting System Service Routines<br>Trap Routines) 327 |
|       | 7.4.1  | The Executable Image 244                            |       | 9.3.1            | Introduction 327                                   |
|       | 7.4.1  | More than One Object File 244                       |       | 9.3.1            | The Trap Mechanism 329                             |
| Evero | ises 2 | <u>-</u>                                            |       | 9.3.2            | The TRAP Instruction 330                           |
| LACIC | 1363 2 | 43                                                  |       | 9.3.4            | The RTI Instruction: To Return                     |
|       |        |                                                     |       | 5.5.4            | Control to the Calling                             |
| 8 D   | ata St | ructures 263                                        |       |                  | Program 331                                        |
| 8.1   |        | utines 263                                          |       | 9.3.5            | A Summary of the Trap Service                      |
| 0.1   | 8.1.1  | The Call/Return Mechanism 265                       |       | 0.0.0            | Routine Process 331                                |
|       | 8.1.2  | JSR(R)—The Instruction That Calls                   |       | 9.3.6            | Trap Routines for Handling I/O 333                 |
|       | 0      | the Subroutine 266                                  |       | 9.3.7            | A Trap Routine for Halting                         |
|       | 8.1.3  | Saving and Restoring Registers 267                  |       |                  | the Computer 335                                   |
|       | 8.1.4  | Library Routines 269                                |       | 9.3.8            | The Trap Routine for Character Input               |
| 8.2   |        | ack 273                                             |       |                  | (One Last Time) 336                                |
|       | 8.2.1  | The Stack—An Abstract Data Type 273                 |       | 9.3.9            | PUTS: Writing a Character String to                |
|       | 8.2.2  | Two Example Implementations 273                     |       |                  | the Monitor 338                                    |
|       | 8.2.3  | Implementation in Memory 274                        | 9.4   | Interru          | pts and Interrupt-Driven I/O 339                   |
|       | 8.2.4  | The Complete Picture 278                            |       | 9.4.1            | What Is Interrupt-Driven I/O? 339                  |
| 8.3   | Recurs | sion, a Powerful Technique When Used                |       | 9.4.2            | Why Have Interrupt-Driven I/O? 340                 |
|       | Approp | priately 280                                        |       | 9.4.3            | Two Parts to the Process 341                       |
|       | 8.3.1  | Bad Example Number 1: Factorial 280                 |       | 9.4.4            | Part I: Causing the Interrupt to                   |
|       | 8.3.2  | Fibonacci, an Even Worse                            |       |                  | Occur 341                                          |
|       |        | Example 285                                         |       | 9.4.5            | Part II: Handling the Interrupt                    |
|       | 8.3.3  | The Maze, a Good Example 288                        |       |                  | Request 344                                        |
| 8.4   |        | ueue 294                                            |       | 9.4.6            | An Example 347                                     |
|       | 8.4.1  | The Basic Operations: Remove from                   | 0.5   |                  | Not Just I/O Devices 349                           |
|       |        | Front, Insert at Rear 295                           | 9.5   | _                | Revisited, Now That We Know                        |
|       | 8.4.2  | Wrap-Around 295                                     |       |                  | Interrupts 350                                     |
|       | 8.4.3  | How Many Elements Can We Store                      |       | 9.5.1            | The Problem 350                                    |
|       | 0.4.4  | in a Queue? 296                                     | Evor  | 9.5.2<br>cises 3 | The Solution 351                                   |
|       | 8.4.4  | Tests for Underflow, Overflow 297                   | Exerc | lises s          | 52                                                 |
| 0 E   | 8.4.5  | The Complete Story 298                              |       |                  |                                                    |
| 8.5   | ises 3 | cter Strings 300                                    |       |                  |                                                    |
| Exerc | 1562 2 | 04                                                  | 10    | Δ Cald           | culator 379                                        |
|       |        |                                                     |       |                  | Type Conversion 380                                |
| 9 1/0 | O 3′   | 13                                                  | 10.1  |                  | Example: A Bogus Program:                          |
| 9.1   |        | ge, Priority, and the Memory                        |       | . 0. 1. 1        | 2 + 3 = e 381                                      |
| · · · | -      | ss Space 314                                        |       | 10.1.2           | Input Data (ASCII to Binary) 381                   |
|       | 9.1.1  | •                                                   |       |                  | Display Result (Binary                             |

to ASCII) 385

9.1.1 Privilege and Priority 314 9.1.2 Organization of Memory 316 **x** Contents

| 10.2 Arithmetic Using a Stack 387                            | 12.3.7 Logical Operators 438                                       |
|--------------------------------------------------------------|--------------------------------------------------------------------|
| 10.2.1 The Stack as Temporary Storage 387                    | 12.3.8 Increment /Decrement Operators 439                          |
| 10.2.2 An Example 388<br>10.2.3 OpAdd, OpMult, and OpNeg 389 | 12.3.9 Expressions with Multiple Operators 441                     |
| 10.2.3 OpAdd, OpMilit, and OpNeg 389                         | 12.4 Problem Solving Using Operators 441                           |
| 10.3.1 Functionality 395                                     | 12.5 Tying It All Together 444                                     |
| 10.3.2 Code 396                                              | 12.5.1 Symbol Table 444                                            |
| Exercises 402                                                | 12.5.1 Symbol hable 444  12.5.2 Allocating Space for Variables 445 |
| LACICISCS 102                                                | 12.5.3 A Comprehensive Example 447                                 |
|                                                              | 12.6 Additional Topics 449                                         |
|                                                              | 12.6.1 Variations of the Basic Types 450                           |
| 11 Introduction to C/C++                                     | 12.6.2 Literals, Constants, and Symbolic                           |
| Programming 405                                              | Values 451                                                         |
| 11.1 Our Objective 405                                       | 12.6.3 Additional C Operators 452                                  |
| 11.2 Bridging the Gap 406                                    | 12.7 Summary 453                                                   |
| 11.3 Translating High-Level Language                         | Exercises 453                                                      |
| Programs 410                                                 |                                                                    |
| 11.3.1 Interpretation 410                                    |                                                                    |
| 11.3.2 Compilation 411                                       | 13 Control Structures 457                                          |
| 11.3.3 Pros and Cons 411                                     | 13.1 Introduction 457                                              |
| 11.4 The C/C++ Programming Languages 411                     | 13.2 Conditional Constructs 457                                    |
| 11.4.1 The Origins of C and C++ 411                          | 13.2.1 The if Statement 458                                        |
| 11.4.2 How We Will Approach C                                | 13.2.2 The if-else Statement 460                                   |
| and C++ 412                                                  | 13.3 Iteration Constructs 464                                      |
| 11.4.3 The Compilation Process 413                           | 13.3.1 The while Statement 464                                     |
| 11.4.4 Software Development                                  | 13.3.2 The for Statement 466                                       |
| Environments 415                                             | 13.3.3 The do-while Statement 471                                  |
| 11.5 A Simple Example in C 415                               | 13.4 Problem Solving Using Control                                 |
| 11.5.1 The Function main 415                                 | Structures 472                                                     |
| 11.5.2 Formatting, Comments, and Style 417                   | 13.4.1 Problem 1: Approximating the                                |
| 11.5.3 The C Preprocessor 418                                | Value of $\pi$ 472                                                 |
| 11.5.4 Input and Output 419                                  | 13.4.2 Problem 2: Finding Prime Numbers                            |
| 11.6 Summary 422<br>Exercises 422                            | Less Than 100 474                                                  |
| Exercises 422                                                | 13.4.3 Problem 3: Analyzing an E-mail                              |
|                                                              | Address 477                                                        |
|                                                              | 13.5 Additional C Control Structures 480                           |
| 12 Variables and Operators 425                               | 13.5.1 The switch Statement 480                                    |
| 12.1 Introduction 425                                        | 13.5.2 The break and continue                                      |
| 12.2 Variables 425                                           | Statements 482                                                     |
| 12.2.1 Four Basic Data Types 426                             | 13.5.3 An Example: Simple<br>Calculator 482                        |
| 12.2.2 Choosing Identifiers 429                              | 13.6 Summary 484                                                   |
| 12.2.3 Scope: Local vs. Global 429                           | Exercises 484                                                      |
| 12.2.4 More Examples 431                                     | LACICISCS 404                                                      |
| 12.3 Operators 432                                           |                                                                    |
| 12.3.1 Expressions and Statements 433                        | 44.5 404                                                           |
| 12.3.2 The Assignment Operator 433                           | 14 Functions 491                                                   |
| 12.3.3 Arithmetic Operators 434                              | 14.1 Introduction 491                                              |
| 12.3.4 Order of Evaluation 435                               | 14.2 Functions in C 492                                            |
| 12.3.5 Bitwise Operators 436                                 | 14.2.1 A Function with a Parameter 492                             |
| 12.3.6 Relational Operators 437                              | 14.2.2 Example: Area of a Ring 495                                 |

#### CHAPTER

# 6

# Programming

e are now ready to develop programs to solve problems with the computer. In this chapter we attempt to do two things: first, we develop a methodology for constructing programs to solve problems (Section 6.1, Problem Solving), and second, we develop a methodology for fixing those programs (Section 6.2, Debugging) under the likely condition that we did not get everything right the first time.

There is a long tradition that the errors present in programs are referred to as *bugs*, and the process of removing those errors is called *debugging*. The opportunities for introducing bugs into a complicated program are so great that it usually takes much more time to get the program to work correctly (debugging) than it does to create the program in the first place.

### 6.1 Problem Solving

#### 6.1.1 Systematic Decomposition

Recall from Chapter 1 that in order for electrons to solve a problem, we need to go through several levels of transformation to get from a natural language description of the problem (in our case English, although many of you might prefer Italian, Mandarin, Hindi, or something else) to something electrons can deal with. Once we have a natural language description of the problem, the next step is to transform the problem statement into an algorithm. That is, the next step is to transform the problem statement into a step-by-step procedure that has the properties of definiteness (each step is precisely stated), effective computability (each step can be carried out by a computer), and finiteness (the procedure terminates).

In the late 1960s, the concept of *structured programming* emerged as a way to dramatically improve the ability of average programmers to take a complex description of a problem and systematically decompose it into smaller and smaller manageable units so that they could ultimately write a program that executed correctly. The methodology has also been called *systematic decomposition* because the larger tasks are systematically broken down into smaller ones.

We will find the systematic decomposition model a useful technique for designing computer programs to carry out complex tasks.

#### 6.1.2 The Three Constructs: Sequential, Conditional, Iterative

Systematic decomposition is the process of taking a task, that is, a unit of work (see Figure 6.1a), and breaking it into smaller units of work such that the collection of smaller units carries out the same task as the one larger unit. The idea is that if one starts with a large, complex task and applies this process again and again, one will end up with very small units of work and consequently be able to easily write a program to carry out each of these small units of work. The process is also referred to as *stepwise refinement*, because the process is applied one step at a time, and each step refines one of the tasks that is still too complex into a collection of simpler subtasks.

The idea is to replace each larger unit of work with a construct that correctly decomposes it. There are basically three constructs for doing this: *sequential*, *conditional*, and *iterative*.

The **sequential** construct (Figure 6.1b) is the one to use if the designated task can be broken down into two subtasks, one following the other. That is, the computer is to carry out the first subtask completely, *then* go on and carry out the second subtask completely— *never* going back to the first subtask after starting the second subtask.

The **conditional** construct (Figure 6.1c) is the one to use if the task consists of doing one of two subtasks but not both, depending on some condition. If the



Figure 6.1 The basic constructs of structured programming.

condition is true, the computer is to carry out one subtask. If the condition is not true, the computer is to carry out a different subtask. Either subtask may be vacuous; that is, it may *do nothing*. Regardless, after the correct subtask is completed, the program moves onward. The program never goes back and retests the condition.

The **iterative** construct (Figure 6.1d) is the one to use if the task consists of doing a subtask a number of times, but only as long as some condition is true. If the condition is true, do the subtask. After the subtask is finished, go back and test the condition again. As long as the result of the condition tested is true, the program continues to carry out the same subtask again and again. The first time the test is not true, the program proceeds onward.

Note in Figure 6.1 that whatever the task of Figure 6.1a, work starts with the arrow into the top of the "box" representing the task and finishes with the arrow out of the bottom of the box. There is no mention of what goes on *inside* the box. In each of the three possible decompositions of Figure 6.1a (i.e., Figure 6.1b, c, and d), there is exactly *one entrance into the construct* and exactly *one exit out of the construct*. Thus, it is easy to replace any task of the form of Figure 6.1a with whichever of its three decompositions apply. We will see how with several examples.

# 6.1.3 LC-3 Control Instructions to Implement the Three Constructs

Before we move on to an example, we illustrate in Figure 6.2 the use of LC-3 control instructions to direct the program counter to carry out each of the three



Figure 6.2 Use of LC-3 control instructions to implement structured programming.

decomposition constructs. That is, Figure 6.2b, c, and d corresponds respectively to the three constructs shown in Figure 6.1b, c, and d.

We use the letters A, B, C, and D to represent addresses in memory containing LC-3 instructions. The letter A, for example, represents the address of the first LC-3 instruction to be executed in all three cases, since it is the starting address of the task to be decomposed (shown in Figure 6.2a).

Figure 6.2b illustrates the control flow of the sequential decomposition. Note that no control instructions are needed since the PC is incremented from Address  $B_1$  to Address  $B_1+1$ . The program continues to execute instructions through address  $D_1$ . It does not return to the first subtask.

Figure 6.2c illustrates the control flow of the conditional decomposition. First, a condition is generated, resulting in the setting of one of the condition codes. This condition is tested by the conditional branch instruction at Address  $B_2$ . If the condition is true, the PC is set to Address  $C_2+1$ , and subtask 1 is executed. (*Note:* x equals 1 + the number of instructions in subtask 2.) If the condition is false, the PC (which had been incremented during the FETCH phase of the branch instruction) fetches the instruction at Address  $B_2+1$ , and subtask 2 is executed. Subtask 2 terminates in a branch instruction that at address  $C_2$  unconditionally branches to  $D_2+1$ . (*Note:* y equals the number of instructions in subtask 1.)

Figure 6.2d illustrates the control flow of the iterative decomposition. As in the case of the conditional construct, first a condition is generated, a condition code is set, and a conditional branch instruction is executed. In this case, the condition bits of the instruction at address  $B_3$  are set to cause a conditional branch if the condition generated is false. If the condition is false, the PC is set to address  $D_3+1$ . (*Note:* z equals 1 + the number of instructions in the subtask in Figure 6.2d.) On the other hand, as long as the condition is true, the PC will be incremented to  $B_3+1$ , and the subtask will be executed. The subtask terminates in an unconditional branch instruction at address  $D_3$ , which sets the PC to A to again generate and test the condition. (*Note:* w equals the total number of instructions in the decomposition shown as Figure 6.2d.)

Now, we are ready to move on to an example.

#### 6.1.4 The Character Count Example from Chapter 5, Revisited

Recall the example of Section 5.5. The statement of the problem is as follows: "We wish to input a character from the keyboard, count the number of occurrences of that character in a file, and display that count on the monitor."

The systematic decomposition of this English language statement of the problem to the final LC-3 implementation is shown in Figure 6.3. Figure 6.3a is a brief statement of the problem.

In order to solve the problem, it is always a good idea first to examine exactly what is being asked for, and what is available to help solve the problem. In this case, the statement of the problem says that we will get the character of interest from the keyboard, and that we must examine all the characters in a file and determine how many are identical to the character obtained from the keyboard. Finally, we must output the result.



Figure 6.3 Stepwise refinement of the character count program (Fig. 6.3 continued on next page.)

To do this, we will need to examine in turn all the characters in a file, we will need to compare each to the character we input from the keyboard, and we will need a counter to increment each time we get a match.

We will need registers to hold all these pieces of information:

- 1. The character input from the keyboard.
- 2. Where we are (a pointer) in our scan of the file.
- 3. The character in the file that is currently being examined.
- 4. The count of the number of occurrences.

We will also need to know when we have reached the end of the file.



Figure 6.3 Stepwise refinement of the character count program (Fig. 6.3 continued on next page.)

The problem decomposes naturally (using the sequential construct) into three parts as shown in Figure 6.3b: (A) initialization, which includes keyboard input of the character to be "counted," (B) the process of determining how many occurrences of the character are present in the file, and (C) displaying the count on the monitor.

We have seen the importance of proper initialization in several examples already. Before a computer program can get to the crux of the problem, it must have the correct initial values. These initial values do not just show up in the GPRs by magic. They get there as a result of the first set of steps in every algorithm: the initialization of its variables.

In this particular algorithm, initialization (as we said in Chapter 5) consists of starting the counter at 0, setting the pointer to the address of the first character in the file to be examined, getting an input character from the keyboard, and getting the first character from the file. Collectively, these four steps comprise the initialization of the algorithm shown in Figure 6.3b as A.



Figure 6.3 Stepwise refinement of the character count program (continued Fig. 6.3 from previous page.)

Figure 6.3c decomposes B into an iteration construct, such that as long as there are characters in the file to examine, the loop iterates. B1 shows what gets accomplished in each iteration. The character is tested and the count incremented if there is a match. Then the next character is prepared for examination. Recall from Chapter 5 that there are two basic techniques for controlling the number

of iterations of a loop: the sentinel method and the use of a counter. Since we are unlikely to know how many characters there are in a random file, and since each file ends with an end of text (EOT) character, our choice is obvious. We use the sentinel method, that is, testing each character to see if we are examining a character in the file or the EOT character.

Figure 6.3c also shows the initialization step in greater detail. Four LC-3 registers (R0, R1, R2, and R3) have been specified to handle the four requirements of the algorithm: the input character from the keyboard, the current character being tested, the counter, and the pointer to the next character to be tested.

Figure 6.3d decomposes both B1 and C using the sequential construct in both cases. In the case of B1, first the current character is tested (B2), and the counter incremented if we have a match, and then the next character is fetched (B3). In the case of C, first the count is prepared for display by converting it from a 2's complement integer to an ASCII code (C1), and then the actual character output is performed (C2).

Finally, Figure 6.3e completes the decomposition, replacing B2 with the elements of the condition construct and B3 with the sequential construct (first the pointer is incremented, and then the next character to be scanned is loaded).

The last step (and usually the easiest part) is to write the LC-3 code corresponding to each box in Figure 6.3e. Note that Figure 6.3e is essentially identical to Figure 5.16 of Chapter 5 (except now you know where it all came from!).

Before leaving this topic, it is worth pointing out that it is not always possible to understand everything at the outset. When you find that to be the case, it is not a signal simply to throw up your hands and quit. In such cases (which realistically are most cases), you should see if you can make sense of a piece of the problem and expand from there. Problems are like puzzles; initially they can be opaque, but the more you work at it, the more they yield under your attack. Once you do understand what is given, what is being asked for, and how to proceed, you are ready to return to square one (Figure 6.3a) and restart the process of systematically decomposing the problem.



### 6.2 Debugging

Debugging a program is pretty much applied common sense. A simple example comes to mind: You are driving to a place you have never visited, and somewhere along the way you made a wrong turn. What do you do now? One common "driving debugging" technique is to wander aimlessly, hoping to find your way back. When that does not work, and you are finally willing to listen to the person sitting next to you, you turn around and return to some "known" position on the route. Then, using a map (very difficult for some people), you follow the directions provided, periodically comparing where you are (from landmarks you see out the window) with where the map says you should be, until you reach your desired destination.

Debugging is somewhat like that. A logical error in a program can make you take a wrong turn. The simplest way to keep track of where you are as compared to where you want to be is to *trace* the program. This consists of keeping track of the **sequence** of instructions that have been executed and the **results** produced by each instruction executed. When you examine the sequence of instructions executed, you can detect errors in the flow of the program. When you compare what each instruction has done to what it is supposed to do, you can detect logical errors in the program. In short, when the behavior of the program as it is executing is different from what it should be doing, you know there is a bug.

A useful technique is to partition the program into parts, often referred to as *modules*, and examine the results that have been computed at the end of execution of each module. In fact, the structured programming approach discussed in Section 6.1 can help you determine where in the program's execution you should examine results. This allows you to systematically get to the point where you are focusing your attention on the instruction or instructions that are causing the problem.

#### 6.2.1 Debugging Operations

Many sophisticated debugging tools are offered in the marketplace, and undoubtedly you will use many of them in the years ahead. In Chapter 15, for example, we will examine debugging techniques using a source-level debugger for C.

Right now, however, we wish to stay at the level of the machine architecture, so we will see what we can accomplish with a few very elementary interactive debugging operations. We will set breakpoints, single-step, and examine the state of a program written in the LC-3 ISA.

In Chapter 15, we will see these same concepts again: breakpoints, single-stepping, and examining program state that we are introducing here, but applied to a C program, instead of the 0s and 1s of a program written in the LC-3 ISA.

When debugging interactively, the user sits in front of the keyboard and monitor and issues commands to the computer. In our case, this means operating an LC-3 simulator, using the menu available with the simulator. It is important to be able to:

- 1. Write values into memory locations and into registers.
- 2. Execute instruction sequences in a program.
- 3. Stop execution when desired.
- 4. Examine what is in memory and registers at any point in the program.

These few simple operations will go a long way toward debugging programs.

#### 6.2.1.1 Set Values

In order to test the execution of a part of a program in isolation without having to worry about parts of the program that come before it, it is useful to first write values in memory and in registers that would have been written by earlier parts of the program. For example, suppose one module in your program supplies input from a keyboard, and a subsequent module operates on that input. Suppose you

want to test the second module before you have finished debugging the first module. If you know that the keyboard input module ends up with an ASCII code in R0, you can test the module that operates on that input by first writing an ASCII code into R0.

#### 6.2.1.2 Execute Sequences

It is important to be able to execute a sequence of instructions and then stop execution in order to examine the values that the program has computed as a result of executing that sequence. Three simple mechanisms are usually available for doing this: run, step, and set breakpoints.

The **Run** command causes the program to execute until something makes it stop. This can be either a HALT instruction or a breakpoint.

The **Step** command causes the program to execute a fixed number of instructions and then stop. The interactive user enters the number of instructions he/she wishes the simulator to execute before it stops. When that number is 1, the computer executes one instruction, then stops. Executing one instruction and then stopping is called *single-stepping*. It allows the person debugging the program to examine the individual results of each instruction executed.

The **Set Breakpoint** command causes the program to stop execution at a specific instruction in a program. Executing the debugging command Set Breakpoint consists of adding an address to a list maintained by the simulator. During the FETCH phase of each instruction, the simulator compares the PC with the addresses in that list. If there is a match, execution stops. Thus, the effect of setting a breakpoint is to allow execution to proceed until the PC contains an address that has been set as a breakpoint. This is useful if one wishes to know what has been computed up to a particular point in the program. One sets a breakpoint at that address in the program and executes the Run command. The program executes until that point and then stops so the user can examine what has been computed up to that point. (When one no longer wishes to have the program stop execution at that point, the breakpoint can be removed by executing the Clear Breakpoint command.)

#### 6.2.1.3 Display Values

Finally, it is useful to examine the results of execution when the simulator has stopped execution. The Display command allows the user to examine the contents of any memory location or any register.

#### 6.2.2 Use of an Interactive Debugger

We conclude this chapter with four examples, showing how the use of interactive debugging operations can help us find errors in a program. We have chosen the following four errors: (1) incorrectly setting the loop control so that the loop executes an incorrect number of times, (2) confusing the load instruction 0010, which loads a register with the *contents* of a memory location, with the load effective address instruction 1110, which loads a register with the *address* of a memory location, (3) forgetting which instructions set the condition codes, resulting in

a branch instruction testing the wrong condition, and (4) not covering all possible cases of input values.

#### 6.2.2.1 Example 1: Multiplying Without a Multiply Instruction

Let's start with an example we have seen before, multiplying two positive integers when the computer (such as the LC-3) does not have a multiply instruction. This time we will assume the two integers to be multiplied are in R4 and R5, and the result of execution (the product of those two integers) will be put in R2. Figure 6.4 shows the program we have written to do the job.

| Address | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |               |
|---------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|---------------|
| x3200   | 0  | 1  | 0  | 1  | 0  | 1  | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | R2 <- 0       |
| x3201   | 0  | 0  | 0  | 1  | 0  | 1  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | R2 <- R2 + R4 |
| x3202   | 0  | 0  | 0  | 1  | 1  | 0  | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | R5 <- R5 - 1  |
| x3203   | 0  | 0  | 0  | 0  | 0  | 1  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | BRzp x3201    |
| x3204   | 1  | 1  | 1  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | HALT          |

Figure 6.4 Debugging Example 1. An LC-3 program to multiply (without a Multiply instruction).

If we examine the program instruction by instruction, we note that the program first clears R2 (i.e., initializes R2 to 0) and then attempts to perform the multiplication by adding R4 to itself a number of times equal to the initial value in R5. Each time an add is performed, R5 is decremented. When R5 = 0, the program terminates.

It looks like the program should work! Upon execution, however, we find that if R4 initially contains the integer 10 and R5 initially contains the integer 3, the program produces the result 40. What went wrong?

Our first thought is to trace the program. Before we do that, we note that the program assumes positive integers in R4 and R5. Using the Set Values command, we put the value 10 in R4 and the value 3 in R5.

It is also useful to annotate each instruction with some algorithmic description of **exactly** what each instruction is doing. While this can be very tedious and not very helpful in a 10,000-instruction program, it often can be very helpful after one has isolated a bug to within a few instructions. There is a big difference between quickly eyeballing a sequence of instructions and stating precisely what each instruction is doing. Quickly eyeballing often results in mistaking what one eyeballs! Stating precisely usually does not. We have included in Figure 6.4, next to each instruction, such an annotation.

Figure 6.5a shows a trace of the program, which we can obtain by single-stepping. The column labeled *PC* shows the contents of the PC at the start of each instruction. R2, R4, and R5 show the values in those three registers at the start of each instruction.

A quick look at the trace shows that the loop body was executed four times, rather than three. That suggests that the condition codes for our branch instruction could have been set incorrectly. From there it is a short step to noting that the branch should have been taken only when R5 was positive, and not when R5 is 0. That is, bit [10]=1 in the branch instruction caused the extra iteration of the loop.

|       | ` ′ |    |    |
|-------|-----|----|----|
| PC    | R2  | R4 | R5 |
| x3201 | 0   | 10 | 3  |
| x3202 | 10  | 10 | 3  |
| x3203 | 10  | 10 | 2  |
| x3201 | 10  | 10 | 2  |
| x3202 | 20  | 10 | 2  |
| x3203 | 20  | 10 | 1  |
| x3201 | 20  | 10 | 1  |
| x3202 | 30  | 10 | 1  |
| x3203 | 30  | 10 | 0  |
| x3201 | 30  | 10 | 0  |
| x3202 | 40  | 10 | 0  |
| x3203 | 40  | 10 | -1 |
| x3204 | 40  | 10 | -1 |
|       | 40  | 10 | -1 |

(a)

| (b)   |    |    |    |  |  |  |  |  |  |  |  |
|-------|----|----|----|--|--|--|--|--|--|--|--|
| PC    | R2 | R4 | R5 |  |  |  |  |  |  |  |  |
| x3203 | 10 | 10 | 2  |  |  |  |  |  |  |  |  |
| x3203 | 20 | 10 | 1  |  |  |  |  |  |  |  |  |
| x3203 | 30 | 10 | 0  |  |  |  |  |  |  |  |  |
| x3203 | 40 | 10 | -1 |  |  |  |  |  |  |  |  |

Figure 6.5 Debugging Example 1. (a) A trace of the Multiply program. (b) Tracing with breakpoints.

The program can be corrected by simply replacing the instruction at x3203 with

|    |   |   | 12 |   |   |   |   |   |   |   |    |   |   |   |   |
|----|---|---|----|---|---|---|---|---|---|---|----|---|---|---|---|
| 0  | 0 | 0 | 0  | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1  | 1 | 1 | 0 | 1 |
| BR |   |   |    | n | Z | p |   |   |   |   | -3 |   |   |   |   |

We should also note that we could have saved a lot of the work of tracing the program by using a breakpoint. That is, instead of examining the results of **each instruction**, if we set a breakpoint at x3203, we would examine the results of **each iteration** of the loop. Setting a breakpoint to stop the program after each iteration of the loop is often enough to have us see the problem (and debug the program) without the tedium of single-stepping each iteration of the loop. Figure 6.5b shows the results of tracing the program, where each step is one iteration of the loop. We see that the loop executed four times instead of three, immediately identifying the bug.

One last comment before we leave this example. Before we started tracing the program, we initialized R4 and R5 with values 10 and 3. When testing a program, it is important to judiciously choose the initial values for the test. Here, the program stated that the program had to work only for positive integers. So, 10 and 3 are probably OK. What if a (different) multiply program had been written to work for all integers? Then we could have tried initial values of -6 and 3, 4 and -12, and perhaps -5 and -7. The problem with this set of tests is that we have left out one of the most important initial values of all: 0. For the program to work for "all" integers, it has to work for 0 as well. The point is that, for a program to work, it must work for all valid source operands, and a good test of such a program is to set source operands to the unusual values, the ones the programmer may have failed to consider. These values are often referred to colloquially as *corner* 



cases, and more often that not, they are the values for which the program does not operate correctly.

#### 6.2.2.2 Example 2: Adding a Column of Numbers

The program of Figure 6.6 is supposed to add the numbers stored in the ten locations starting with x3100, and leave the result in R1.

| Address | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |                |
|---------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----------------|
| x3000   | 0  | 1  | 0  | 1  | 0  | 0  | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | R1 <- 0        |
| x3001   | 0  | 1  | 0  | 1  | 1  | 0  | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | R4 <- 0        |
| x3002   | 0  | 0  | 0  | 1  | 1  | 0  | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | R4 <- R4 + 10  |
| x3003   | 0  | 0  | 1  | 0  | 0  | 1  | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | R2 <- M[x3100] |
| x3004   | 0  | 1  | 1  | 0  | 0  | 1  | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | R3 <- M[R2]    |
| x3005   | 0  | 0  | 0  | 1  | 0  | 1  | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | R2 <- R2 + 1   |
| x3006   | 0  | 0  | 0  | 1  | 0  | 0  | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | R1 <- R1 + R3  |
| x3007   | 0  | 0  | 0  | 1  | 1  | 0  | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | R4 <- R4 - 1   |
| x3008   | 0  | 0  | 0  | 0  | 0  | 0  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | BRp x3004      |
| x3009   | 1  | 1  | 1  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | HALT           |

Figure 6.6 Debugging Example 2. An LC-3 program to add 10 integers.

The contents of the 20 memory locations starting at location x3100 are shown in Figure 6.7.

The program should work as follows: The instructions in x3000 to x3003 initialize the variables. In x3000, the sum (R1) is initialized to 0. In x3001 and

| Address | Contents |  |  |  |  |
|---------|----------|--|--|--|--|
| x3100   | x3107    |  |  |  |  |
| x3101   | x2819    |  |  |  |  |
| x3102   | x0110    |  |  |  |  |
| x3103   | x0310    |  |  |  |  |
| x3104   | x0110    |  |  |  |  |
| x3105   | x1110    |  |  |  |  |
| x3106   | x11B1    |  |  |  |  |
| x3107   | x0019    |  |  |  |  |
| x3108   | x0007    |  |  |  |  |
| x3109   | x0004    |  |  |  |  |
| x310A   | x0000    |  |  |  |  |
| x310B   | x0000    |  |  |  |  |
| x310C   | x0000    |  |  |  |  |
| x310D   | x0000    |  |  |  |  |
| x310E   | x0000    |  |  |  |  |
| x310F   | x0000    |  |  |  |  |
| x3110   | x0000    |  |  |  |  |
| x3111   | x0000    |  |  |  |  |
| x3112   | x0000    |  |  |  |  |
| x3113   | x0000    |  |  |  |  |

Figure 6.7 Contents of memory locations x3100 to x3113 for debugging Example 2.

| PC    | R1 | R2    | R4  |
|-------|----|-------|-----|
| x3001 | 0  | X     | X   |
| x3002 | 0  | X     | 0   |
| x3003 | 0  | X     | #10 |
| x3004 | 0  | x3107 | #10 |

Figure 6.8 Debugging Example 2. A trace of the first four instructions of the Add program.

x3002, the loop control (R4), which counts the number of values added to R1, is initialized to #10. The program subtracts 1 each time through the loop and repeats until R4 contains 0. In x3003, the base register (R2) is initialized to the starting location of the values to be added: x3100.

From there, each time through the loop, one value is loaded into R3 (in x3004), the base register is incremented to get ready for the next iteration (x3005), the value in R3 is added to R1, which contains the running sum (x3006), the counter is decremented (x3007), the P bit is tested, and if true, the PC is set to x3004 to begin the next iteration of the loop body (x3008). After ten times through the loop, R4 contains 0, the P bit is 0, the branch is not taken, and the program terminates (x3009).

It looks like the program should work. However, when we execute the program and then check the value in R1, we find the number x0024, which is not x8135, the sum of the numbers stored in locations x3100 to x3109. What went wrong?

We turn to the debugger and trace the program. Figure 6.8 shows a trace of the first four instructions executed. Note that after the instruction at x3003 has executed, R2 contains x3107, not x3100 as we had expected. The problem is that the opcode 0010 loaded the **contents** of M[x3100] (i.e., x3107) into R2, not the **address** x3100. The result was to add the ten numbers starting at M[x3107] instead of the ten numbers starting at M[x3100].

Our mistake: We used the wrong opcode. We should have used the opcode 1110, which would have loaded R2 with the address x3100. We correct the bug by replacing the opcode 0010 with 1110, and the program runs correctly.

#### 6.2.2.3 Example 3: Does a Sequence of Memory Locations Contain a 5?

The program of Figure 6.9 has been written to examine the contents of the ten memory locations starting at address x3100 and to store a 1 in R0 if any of them contains a 5 and a 0 in R0 if none of them contains a 5.

The program is supposed to do the following: The first six instructions (at x3000 to x3005) initialize R0 to 1, R1 to -5, and R3 to 10. The instruction at x3006 initializes R4 to the address (x3100) of the first location to be tested, and x3007 loads the contents of x3100 into R2.

The instructions at x3008 and x3009 determine if R2 contains the value 5 by adding -5 to R2 and branching to x300F if the result is 0. Since R0 is initialized to 1, the program terminates with R0 reporting the presence of a 5 among the locations tested.

| Address | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |                |
|---------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|----------------|
| x3000   | 0  | 1  | 0  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | RO <- 0        |
| x3001   | 0  | 0  | 0  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | RO <- RO + 1   |
| x3002   | 0  | 1  | 0  | 1  | 0  | 0  | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | R1 <- 0        |
| x3003   | 0  | 0  | 0  | 1  | 0  | 0  | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | R1 <- R1 - 5   |
| x3004   | 0  | 1  | 0  | 1  | 0  | 1  | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | R3 <- 0        |
| x3005   | 0  | 0  | 0  | 1  | 0  | 1  | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | R3 <- R3 + 10  |
| x3006   | 0  | 0  | 1  | 0  | 1  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | R4 <- M[x3010] |
| x3007   | 0  | 1  | 1  | 0  | 0  | 1  | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | R2 <- M[R4]    |
| x3008   | 0  | 0  | 0  | 1  | 0  | 1  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | R2 <- R2 + R1  |
| x3009   | 0  | 0  | 0  | 0  | 0  | 1  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | BRz x300F      |
| x300A   | 0  | 0  | 0  | 1  | 1  | 0  | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | R4 <- R4 + 1   |
| x300B   | 0  | 0  | 0  | 1  | 0  | 1  | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | R3 <- R3 - 1   |
| x300C   | 0  | 1  | 1  | 0  | 0  | 1  | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | R2 <- M[R4]    |
| x300D   | 0  | 0  | 0  | 0  | 0  | 0  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | BRp x3008      |
| x300E   | 0  | 1  | 0  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | RO <- 0        |
| x300F   | 1  | 1  | 1  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | HALT           |
| x3010   | 0  | 0  | 1  | 1  | 0  | 0  | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | x3100          |

Figure 6.9 Debugging Example 3. An LC-3 program to detect the presence of a 5.

x300A increments R4, preparing to load the next value. x300B decrements R3, indicating the number of values remaining to be tested. x300C loads the next value into R2. x300D branches back to x3008 to repeat the process if R3 still indicates more values to be tested. If R3 = 0, we have exhausted our tests, so R0 is set to 0 (x300E), and the program terminates (x300F).

When we run the program for some sample data that contains a 5 in one of the memory locations, the program terminates with R0 = 0, indicating there were no 5s in locations x3100 to x310A.

What went wrong? We examine a trace of the program, with a breakpoint set at x300D. The results are shown in Figure 6.10.

The first time the PC is at x300D, we have already tested the value stored in x3100, we have loaded 7 (the contents of x3101) into R2, and R3 indicates there are still nine values to be tested. R4 contains the address from which we most recently loaded R2.

The second time the PC is at x300D, we have loaded 32 (the contents of x3102) into R2, and R3 indicates there are eight values still to be tested. The third time the PC is at x300D, we have loaded 0 (the contents of x3103) into R2, and R3 indicates seven values still to be tested. The value 0 loaded into R2 causes the branch instruction at x300D to be not taken, R0 is set to 0 (x300E), and the program terminates (x300F) before the locations containing a 5 are tested.

| PC    | R1 | R2 | R3 | R4   |
|-------|----|----|----|------|
| x300D | -5 | 7  | 9  | 3101 |
| x300D | -5 | 32 | 8  | 3102 |
| x300D | -5 | 0  | 7  | 3013 |

Figure 6.10 Debugging Example 3. Tracing Example 3 with a breakpoint at x300D.

The error in the program occurred because the branch instruction immediately followed the load instruction that set the condition codes based on what was loaded. That wiped out the condition codes set by the iteration control instruction at x300B, which was keeping track of the number of iterations left to do. Since the branch instruction should branch if there are still more memory locations to examine, the branch instruction should have immediately followed the iteration control instruction and NOT the load instruction which also sets condition codes.

A conditional branch instruction should be considered the second instruction in a pair of instructions.

```
Instruction A ; sets the condition codes BR instruction ; branches based on the condition codes
```

The first instruction in the pair (Instruction A) sets the condition codes. The second instruction (BR) branches or not, depending on the condition codes set by instruction A. It is important to never insert any instruction that sets condition codes between instruction A and the branch instruction, since doing so will wipe out the condition codes set by instruction A that are needed by the branch instruction.

Since the branch at x300D was based on the value loaded into R2, instead of how many values remained to be tested, the third time the branch instruction was executed, it was not taken when it should have been. If we interchange the instructions at x300B and x300C, the branch instruction at x300D immediately follows the iteration control instruction, and the program executes correctly.

It is also worth noting that the branch at x300D *coincidentally* behaved correctly the first two times it executed because the load instruction at x300C loaded positive values into R2. The bug did not produce incorrect behavior until the third iteration. It would be nice if bugs would manifest themselves the first time they are encountered, but that is often not the case. Coincidences do occur, which adds to the challenges of debugging.

#### 6.2.2.4 Example 4: Finding the First 1 in a Word

Our last example contains an error that is usually one of the hardest to find, as we will see. The program of Figure 6.11 has been written to examine the contents of a memory location, find the first bit (reading from left to right) that is set, and store its bit position into R1. If no bit is set, the program is to store -1 in R1. For

| Address | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |                   |
|---------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|-------------------|
| x3000   | 0  | 1  | 0  | 1  | 0  | 0  | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | R1 <- 0           |
| x3001   | 0  | 0  | 0  | 1  | 0  | 0  | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | R1 <- R1 + 15     |
| x3002   | 1  | 0  | 1  | 0  | 0  | 1  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | R2 <- M[M[x3009]] |
| x3003   | 0  | 0  | 0  | 0  | 1  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | BRn x3008         |
| x3004   | 0  | 0  | 0  | 1  | 0  | 0  | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | R1 <- R1 - 1      |
| x3005   | 0  | 0  | 0  | 1  | 0  | 1  | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | R2 <- R2 + R2     |
| x3006   | 0  | 0  | 0  | 0  | 1  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | BRn x3008         |
| x3007   | 0  | 0  | 0  | 0  | 1  | 1  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | BRnzp x3004       |
| x3008   | 1  | 1  | 1  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | HALT              |
| x3009   | 0  | 0  | 1  | 1  | 0  | 1  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | x3400             |

Figure 6.11 Debugging Example 4. An LC-3 program to find the first 1 in a word.

example, if the location examined contained 0010000110000000, the program would terminate with R1 = 13. If the location contained 0000000000000110, the program would terminate with R1 = 2.

The program Figure 6.11 is supposed to work as follows (and it usually does): x3000 and x3001 initialize R1 to 15, the bit number of the leftmost bit.

x3002 loads R2 with the contents of x3400, the bit pattern to be examined. Since x3400 is too far from x3000 for a LD instruction, the load indirect instruction is used, obtaining the location of the bit pattern in x3009.

x3003 tests the most significant bit of the bit pattern (bit [15]), and if it is a 1, branches to x3008, where the program terminates with R1=15. If the most significant bit is 0, the branch is not taken, and processing continues at x3004.

The loop body, locations x3004 to x3007, does two things. First (x3004), it subtracts 1 from R1, yielding the bit number of the next bit to the right. Second (x3005), it adds R2 to itself, resulting in the contents of R2 shifting left one bit, resulting in the next bit to the right being shifted into the bit [15] position. Third (x3006), the BR instruction tests the "new" bit [15], and if it is a 1, branches to x3008, where the program halts with R1 containing the actual bit number of the current leftmost bit. If the new bit [15] is 0, x3007 is an unconditional branch to x3004 for the next iteration of the loop body.

The process continues until the first 1 is found. The program works correctly almost all the time. However, when we ran the program on our data, the program failed to terminate. What went wrong?

A trace of the program, with a breakpoint set at x3007, is shown in Figure 6.12.

R1

| 200=  | 1.4 |
|-------|-----|
| x3007 | 14  |
| x3007 | 13  |
| x3007 | 12  |
| x3007 | 11  |
| x3007 | 10  |
| x3007 | 9   |
| x3007 | 8   |
| x3007 | 7   |
| x3007 | 6   |
| x3007 | 5   |
| x3007 | 4   |
| x3007 | 3   |
| x3007 | 2   |
| x3007 | 1   |
| x3007 | 0   |
| x3007 | -1  |
| x3007 | -2  |
| x3007 | -3  |
| x3007 | -4  |

Figure 6.12 Debugging Example 4. A Trace of Debugging Example 4 with a breakpoint at x3007.

Each time the PC contained the address x3007, R1 contained a value smaller by 1 than the previous time. The reason is as follows: After R1 was decremented and the value in R2 shifted left, the bit tested was a 0, and so the program did not terminate. This continued for values in R1 equal to 14, 13, 12, 11, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1, 0, -1, -2, -3, -4, and so forth.

The problem was that the initial value in x3400 was x0000. The program worked fine as long as there was at least one 1 present. For the case where x3400 contained all zeros, the conditional branch at x3006 was never taken, and so the program continued with execution of x3007, then x3004, x3005, x3006, x3007, and then back again to x3004. There was no way to break out of the sequence x3004, x3005, x3006, x3007, and back again to x3004. We call the sequence x3004 to x3007 a loop. Because there is no way for the program execution to break out of this loop, we call it an *infinite loop*. Thus, the program never terminates, and so we can never get the correct answer.

Again, we emphasize that this is often the hardest error to detect because it is as we said earlier a corner case. The programmer assumed that at least one bit was set. What if no bits are set? That is, it is not enough for a program to execute correctly most of the time; it must execute correctly all the time, independent of the data that the program is asked to process.

#### **Exercises**

- 6.1 Can a procedure that is *not* an algorithm be constructed from the three basic constructs of structured programming? If so, demonstrate through an example.
- 6.2 The LC-3 has no Subtract instruction. If a programmer needed to subtract two numbers, he/she would have to write a routine to handle it. Show the systematic decomposition of the process of subtracting two integers.
- 6.3 Recall the machine busy example from previous chapters. Suppose memory location x4000 contains an integer between 0 and 15 identifying a particular machine that has just become busy. Suppose further that the value in memory location x4001 tells which machines are busy and which machines are idle. Write an LC-3 machine language program that sets the appropriate bit in x4001 indicating that the machine in x4000 is busy.

For example, if x4000 contains x0005 and x4001 contains x3101 at the start of execution, x4001 should contain x3121 after your program terminates.

- Write a short LC-3 program that compares the two numbers in R1 and R2 and puts the value 0 in R0 if R1 = R2, 1 if R1 > R2, and -1 if R1 < R2.
- Which of the two algorithms for multiplying two numbers is preferable and why?  $88 \cdot 3 = 88 + 88 + 88 \text{ OR } 3 + 3 + 3 + 3 + \dots + 3$ ?
- 6.6 Use your answers from Exercises 6.4 and 6.5 to develop a program that efficiently multiplies two integers and places the result in R3. Show the

complete systematic decomposition, from the problem statement to the final program.

**6.7** What does the following LC-3 program do?

| x3001 | 1110 | 0000 | 0000 | 1100 |
|-------|------|------|------|------|
| x3002 | 1110 | 0010 | 0001 | 0000 |
| x3003 | 0101 | 0100 | 1010 | 0000 |
| x3004 | 0010 | 0100 | 0001 | 0011 |
| x3005 | 0110 | 0110 | 0000 | 0000 |
| x3006 | 0110 | 1000 | 0100 | 0000 |
| x3007 | 0001 | 0110 | 1100 | 0100 |
| x3008 | 0111 | 0110 | 0000 | 0000 |
| x3009 | 0001 | 0000 | 0010 | 0001 |
| x300A | 0001 | 0010 | 0110 | 0001 |
| x300B | 0001 | 0100 | 1011 | 1111 |
| x300C | 0000 | 0011 | 1111 | 1000 |
| x300D | 1111 | 0000 | 0010 | 0101 |
| x300E | 0000 | 0000 | 0000 | 0101 |
| x300F | 0000 | 0000 | 0000 | 0100 |
| x3010 | 0000 | 0000 | 0000 | 0011 |
| x3011 | 0000 | 0000 | 0000 | 0110 |
| x3012 | 0000 | 0000 | 0000 | 0010 |
| x3013 | 0000 | 0000 | 0000 | 0100 |
| x3014 | 0000 | 0000 | 0000 | 0111 |
| x3015 | 0000 | 0000 | 0000 | 0110 |
| x3016 | 0000 | 0000 | 0000 | 1000 |
| x3017 | 0000 | 0000 | 0000 | 0111 |
| x3018 | 0000 | 0000 | 0000 | 0101 |
|       |      |      |      |      |

- 6.8 Why is it necessary to initialize R2 in the character counting example in Section 6.1.4? In other words, in what manner might the program behave incorrectly if the R2 ← 0 step were removed from the routine?
- 6.9 Using the iteration construct, write an LC-3 machine language routine that displays exactly 100 Zs on the screen.
- **6.10** Using the conditional construct, write an LC-3 machine language routine that determines if a number stored in R2 is odd.
- 6.11 Write an LC-3 machine language routine to increment each of the numbers stored in memory location A through memory location B. Assume these locations have already been initialized with meaningful numbers. The addresses A and B can be found in memory locations x3100 and x3101.
- **6.12** *a.* Write an LC-3 machine language routine that echoes the last character typed at the keyboard. If the user types an *R*, the program then immediately outputs an *R* on the screen.
  - b. Expand the routine from part a such that it echoes a line at a time. For example, if the user types:

```
The quick brown fox jumps over the lazy dog.
```

then the program waits for the user to press the Enter key (the ASCII code for which is xOA) and then outputs the same line.

- 6.13 Notice that we can shift a number to the left by one bit position by adding it to itself. For example, when the binary number 0011 is added to itself, the result is 0110. Shifting a number one bit pattern to the right is not as easy. Devise a routine in LC-3 machine code to shift the contents of memory location x3100 to the right by one bit.
- **6.14** Consider the following machine language program:

| x3000 | 0101 | 0100 | 1010 | 0000 |
|-------|------|------|------|------|
| x3001 | 0001 | 0010 | 0111 | 1111 |
| x3002 | 0001 | 0010 | 0111 | 1111 |
| x3003 | 0001 | 0010 | 0111 | 1111 |
| x3004 | 0000 | 1000 | 0000 | 0010 |
| x3005 | 0001 | 0100 | 1010 | 0001 |
| x3006 | 0000 | 1111 | 1111 | 1010 |
| x3007 | 1111 | 0000 | 0010 | 0101 |

What are the possible initial values of R1 that cause the final value in R2 to be 3?

6.15 Shown below are the contents of memory and registers **before** and **after** the LC-3 instruction at location x3010 is executed. Your job: Identify the instruction stored in x3010. *Note:* There is enough information below to uniquely specify the instruction at x3010.

|        |        | A C   |  |  |  |
|--------|--------|-------|--|--|--|
|        | Before | After |  |  |  |
| R0:    | x3208  | x3208 |  |  |  |
| R1:    | x2d7c  | x2d7c |  |  |  |
| R2:    | xe373  | xe373 |  |  |  |
| R3:    | x2053  | x2053 |  |  |  |
| R4:    | x33ff  | x33ff |  |  |  |
| R5:    | x3f1f  | x3f1f |  |  |  |
| R6:    | xf4a2  | xf4a2 |  |  |  |
| R7:    | x5220  | x5220 |  |  |  |
|        |        |       |  |  |  |
| x3400: | x3001  | x3001 |  |  |  |
| x3401: | x7a00  | x7a00 |  |  |  |
| x3402: | x7a2b  | x7a2b |  |  |  |
| x3403: | xa700  | xa700 |  |  |  |
| x3404: | xf011  | xf011 |  |  |  |
| x3405: | x2003  | x2003 |  |  |  |
| x3406: | x31ba  | xe373 |  |  |  |
| x3407: | xc100  | xc100 |  |  |  |
| x3408: | xefef  | xefef |  |  |  |
| •••    |        |       |  |  |  |

Exercises

6.16 An LC-3 program is located in memory locations x3000 to x3006. It starts executing at x3000. If we keep track of all values loaded into the MAR as the program executes, we will get a sequence that starts as follows. Such a sequence of values is referred to as a trace.

| MAR Trac |
|----------|
| x3000    |
| x3005    |
| x3001    |
| x3002    |
| x3006    |
| x4001    |
| x3003    |
| x0021    |
|          |

We have shown below some of the bits stored in locations x3000 to x3006. Your job is to fill in each blank space with a 0 or a 1, as appropriate.

| x3000 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |   |   |   |   |   |   |   |   |   |
|-------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| x3001 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| x3002 | 1 | 0 | 1 | 1 | 0 | 0 | 0 |   |   |   |   |   |   |   |   |   |
| x3003 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| x3004 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |
| x3005 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| x3006 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

6.17 Shown below are the contents of registers before and after the LC-3 instruction at location x3210 is executed. Your job: Identify the instruction stored in x3210. *Note:* There is enough information below to uniquely specify the instruction at x3210.

|     | Before | After |
|-----|--------|-------|
| R0: | xFF1D  | xFF1D |
| R1: | x301C  | x301C |
| R2: | x2F11  | x2F11 |
| R3: | x5321  | x5321 |
| R4: | x331F  | x331F |
| R5: | x1F22  | x1F22 |
| R6: | x01FF  | x01FF |
| R7: | x341F  | x3211 |
| PC: | x3210  | x3220 |
| N:  | 0      | 0     |
| Z:  | 1      | 1     |
| P:  | 0      | 0     |

- 6.18 The LC-3 has no Divide instruction. A programmer needing to divide two numbers would have to write a routine to handle it. Show the systematic decomposition of the process of dividing two positive integers. Write an LC-3 machine language program starting at location x3000 that divides the number in memory location x4000 by the number in memory location x4001 and stores the quotient at x5000 and the remainder at x500l.
- **6.19** It is often necessary to encrypt messages to keep them away from prying eyes. A message can be represented as a string of ASCII characters, one per memory location, in consecutive memory locations. Bits [15:8] of each location contain 0, and the location immediately following the string contains x0000.

A student who has not taken this course has written the following LC-3 machine language program to encrypt the message starting at location x4000 by adding 4 to each character and storing the resulting message at x5000. For example, if the message at x4000 is "Matt," then the encrypted message at x5000 is "Qeyy." However, there are four bugs in his code. Find and correct these errors so that the program works correctly.

| x3000 | 1110 | 0000 | 0000 | 1010 |
|-------|------|------|------|------|
| x3001 | 0010 | 0010 | 0000 | 1010 |
| x3002 | 0110 | 0100 | 0000 | 0000 |
| x3003 | 0000 | 0100 | 0000 | 0101 |
| x3004 | 0001 | 0100 | 1010 | 0101 |
| x3005 | 0111 | 0100 | 0100 | 0000 |
| x3006 | 0001 | 0000 | 0010 | 0001 |
| x3007 | 0001 | 0010 | 0110 | 0001 |
| x3008 | 0000 | 1001 | 1111 | 1001 |
| x3009 | 0110 | 0100 | 0100 | 0000 |
| x300A | 1111 | 0000 | 0010 | 0101 |
| x300B | 0100 | 0000 | 0000 | 0000 |
| x300C | 0101 | 0000 | 0000 | 0000 |

- **6.20** Redo Exercise 6.18 for all integers, not just positive integers.
- 6.21 You have been asked to design the volume control system in a stereo. The user controls the volume by using Volume Up and Volume Down buttons on the stereo. When the user presses the Volume Up button, the volume should increase by 1; when the user presses the Volume Down button, the volume should decrease by 1. The volume level is represented as a four-bit unsigned value, ranging from 0 to 15. If the user presses Volume Up when the volume is already at the maximum level of 15, the volume should remain at 15; similarly, if the user presses Volume Down when the volume is already at the minimum level of 0, the volume should remain at 0. The memory location x3100 has been directly hooked up to the speakers so that reading bits 3 through 0 from that memory location will give the current speaker volume, while writing bits [3:0] of that memory location will set the new speaker volume.

Exercises 225

When the user presses one of the volume buttons, the stereo hardware will reset the PC of the processor to x3000 and begin execution. If the user presses Volume Up, then memory location x3101 will be set to 1; otherwise, if the user presses Volume Down, then the memory location x3101 will be set to 0.

Below is the program that controls the volume on the stereo. Two of the instructions in the program have been left out. Your job: Fill in the missing instructions so that the program controls the volume correctly as specified.

| Address | Contents         | Description                 |
|---------|------------------|-----------------------------|
| x3000   | 0010000011111111 | $R0 \leftarrow M[x3100]$    |
| x3001   | 0010001011111111 | $R1 \leftarrow M[x3101]$    |
| x3002   | 0000010000000100 | Branch to x3007 if Z is set |
| x3003   |                  |                             |
| x3004   | 0000010000000101 | Branch to x300A if Z is set |
| x3005   | 0001000000100001 | $R0 \leftarrow R0 + x0001$  |
| x3006   | 0000111000000011 | Branch always to x300A      |
| x3007   | 0001001000100000 | $R1 \leftarrow R0 + x0000$  |
| x3008   | 0000010000000001 | Branch to x300A if Z is set |
| x3009   |                  |                             |
| x300A   | 0011000011110101 | M[x3100] ← R0               |
| x300B   | 1111000000100101 | TRAP x25                    |

 $\bigstar$ 6.22 A warehouse is controlled by an electronic lock having an *n*-digit combination. The electronic lock has ten buttons labeled 0 to 9 on its face. To open the lock, a user presses a sequence of n buttons. The corresponding ASCII characters get loaded into sequential locations of memory, starting at location x3150. After *n* buttons have been pressed, the null character x00 is loaded into the next sequential memory location. The following program determines whether or not the lock should open, depending on whether the combination entered agrees with the combination stored in the *n* memory locations starting at x3100. If the lock should open, the program stores a 1 in location x3050. If the lock should not open, the program stores a 0 in location x3050. Note that some of the instructions are missing.

Complete the program by filling in the missing instructions.

| x3000 | 0101 101 101 1 00000 | ; $R5 < -x0000$                    |
|-------|----------------------|------------------------------------|
| x3001 | 0010 000 000001111   | ; $R0 < -M[x3011]$                 |
| x3002 | 0010 001 000001101   | ; $R1 < -M[x3010]$                 |
| x3003 | 0110 010 000 000000  | ; R2 <- M[R0]                      |
| x3004 |                      |                                    |
| x3005 | 0110 011 001 000000  | ; R3 <- M[R1]                      |
| x3006 | 1001 011 011 111111  | ; NOT R3                           |
| x3007 | 0001 011 011 1 00001 | ; R3 <- R3 + 1                     |
| x3008 |                      |                                    |
| x3009 | 0000 101 000000100   | ; Branch to x300E if N or P is set |
| x300A |                      |                                    |
| x300B |                      |                                    |
| x300C | 0000 111 111110110   | ; Branch always to x3003           |
| x300D |                      |                                    |
| x300E | 0011 101 001000001   | ; Store R5 in x3050                |
| x300F | 1111 0000 0010 0101  | ; HALT                             |
| x3010 | 0011 0001 0000 0000  | ; x3100                            |
| x3011 | 0011 0001 0101 0000  | ; x3150                            |
|       |                      |                                    |

A simple change to the contents of memory will allow us to eliminate the instructions at memory locations x3006 and x3007 in our program. What is the change?

★6.23 The PC is loaded with x3000, and the instruction at address x3000 is executed. In fact, execution continues and four more instructions are executed. The table below contains the contents of various registers at the end of execution for each of the five (total) instructions. Your job: Complete the table.

|                          | PC    | MAR | MDR   | IR    | R0    | R1    |
|--------------------------|-------|-----|-------|-------|-------|-------|
| Before execution starts  | x3000 |     |       |       | x0000 | x0000 |
| After the first finishes |       |     | xB333 | x2005 |       |       |
| After the 2nd finishes   |       |     |       | x0601 |       |       |
| After the 3rd finishes   |       |     | x1    |       |       | x0001 |
| After the 4th finishes   |       |     | x1    |       | x6666 |       |
| After the 5th finishes   |       |     |       | x0BFC |       |       |

Let's start execution again, starting with PC = x3000. First, we re-initialize R0 and R1 to 0, and set a breakpoint at x3004. We press RUN eleven times, and each time the program executes until the breakpoint. What are the final values of R0 and R1?

6.24 A student is debugging his program. His program does not have access to memory locations x0000 to x2FFF. Why that is the case we will discuss before the end of the book. The term is "privileged memory" but not something for you to worry about today.

Exercises 227

He sets a breakpoint at x3050, and then starts executing the program. When the program stops, he examines the contents of several memory locations and registers, then hits single step. The simulator executes one instruction and then stops. He again examines the contents of the memory locations and registers. They are as follows:

|          | Before | After |
|----------|--------|-------|
| PC       | x3050  | x3051 |
| R0       | x2F5F  | xFFFF |
| R1       | x4200  | x4200 |
| R2       | x0123  | x0123 |
| R3       | x2323  | x2323 |
| R4       | x0010  | x0010 |
| R5       | x0000  | x0000 |
| R6       | x1000  | x1000 |
| R7       | x0522  | x0522 |
| M[x3050] | x6???  | x6??? |
| M[x4200] | x5555  | x5555 |
| M[x4201] | xFFFF  | xFFFF |

Complete the contents of location x3050

| 0 | 1 | 1 | 0 |  |  |  |  |  |  |  |  |  |  |  |  |
|---|---|---|---|--|--|--|--|--|--|--|--|--|--|--|--|
|---|---|---|---|--|--|--|--|--|--|--|--|--|--|--|--|

**6.25** A student is writing a program and needs to subtract the contents of R1 from the contents of R2 and put the result in R3. Instead of writing:

she writes:

She assembles the program and attempts to execute it. Does the subtract execute correctly? Why or why not?

★6.26 During the execution of an LC-3 program, an instruction in the program starts executing at clock cycle T and requires 15 cycles to complete. The table lists **ALL** five clock cycles during the processing of this instruction, which require use of the bus. The table shows for each of those clock cycles: which clock cycle, the state of the state machine, the value on the bus, and the important control signals that are active during that clock cycle.

| Cycle  | State | Bus   | Important Control Signals for This Cycle                  |
|--------|-------|-------|-----------------------------------------------------------|
| T      | 18    | x3010 | LD.MAR = 1, $LD.PC = 1$ , $PCMux = PC + 1$ , $GatePC = 1$ |
| T + 4  |       |       |                                                           |
| T+6    |       | x3013 |                                                           |
| T + 10 |       | x4567 |                                                           |
| T + 14 |       | x0000 | LD.REG = 1, $LD.CC = 1$ , $GateMDR = 1$ , $DR = 001$      |

- a. Fill in the missing entries in the table.
- b. What is the instruction being processed?
- c. Where in memory is that instruction?
- d. How many clock cycles does it take memory to read or write?
- e. There is enough information above for you to know the contents of three memory locations. What are they, and what are their contents?
- ★6.27 An LC-3 program starts execution at x3000. During the execution of the program, a snapshot of all eight registers was taken at six different times as shown below: before the program executes, after execution of instruction 1, after execution of instruction 2, after execution of instruction 3, after execution of instruction 4, after execution of instruction 5, and after execution of instruction 6.

| Registers | Initial | After 1st   | After 2nd   | After 3rd   | After 4th   | After 5th   | After 6th   |
|-----------|---------|-------------|-------------|-------------|-------------|-------------|-------------|
|           | Value   | Instruction | Instruction | Instruction | Instruction | Instruction | Instruction |
| R0        | x4006   | x4050       | x4050       | x4050       | x4050       | x4050       | x4050       |
| R1        | x5009   | x5009       | x5009       | x5009       | x5009       | x5009       | x5009       |
| R2        | x4008   | x4008       | x4008       | x4008       | x4008       | x4008       | xC055       |
| R3        | x4002   |             |             | x8005       | x8005       | x8005       | x8005       |
| R4        | x4003   | x4003       | x4003       | x4003       |             |             | x4003       |
| R5        | x400D   | x400D       |             |             | x400D       | x400D       | x400D       |
| R6        | x400C   | x400C       | x400C       | x400C       | x400C       | x400C       | x400C       |
| R7        | x6001   | x6001       | x6001       | x6001       |             |             | x400E       |

Also, during the execution of the program, the PC trace, the MAR trace, and the MDR trace were recorded as shown below. Note that a PC trace records the addresses of the instructions executed in sequence by the program.

| PC Trace |
|----------|
|          |
|          |
|          |
| x400D    |
|          |
| x400E    |

| MAR Trace | MDR Trace |
|-----------|-----------|
|           | xA009     |
|           |           |
| x3025     |           |
|           | x1703     |
|           |           |
|           | x4040     |
|           |           |
| x400E     | x1403     |

Your job: Fill in the missing entries in the three tables above.

#### CHAPTER

# 7

# Assembly Language

By now, you are probably a little tired of 1s and 0s and keeping track of 0001 meaning ADD and 1001 meaning NOT. Also, wouldn't it be nice if we could refer to a memory location by some meaningful symbolic name instead of memorizing its 16-bit address? And wouldn't it be nice if we could represent each instruction in some more easily comprehensible way, instead of having to keep track of which bit of an instruction conveys which individual piece of information about that instruction? It turns out that help is on the way.

In this chapter, we introduce assembly language, a mechanism that does all of the above, and more.

# 7.1 Assembly Language Programming— Moving Up a Level

Recall the levels of transformation identified in Figure 1.9 of Chapter 1. Algorithms are transformed into programs described in some mechanical language. This mechanical language can be, as it is in Chapter 5, the machine language of a particular computer. Recall that a program is in a computer's machine language if every instruction in the program is from the ISA of that computer.

On the other hand, the mechanical language can be more user-friendly. We generally partition mechanical languages into two classes, high-level and low-level. Of the two, high-level languages are much more user-friendly. Examples are C, C++, Java, Fortran, COBOL, Python, plus more than a thousand others. Instructions in a high-level language almost (but not quite) resemble statements in a natural language such as English. High-level languages tend to be ISA independent. That is, once you learn how to program in C (or Fortran or Python) for one ISA, it is a small step to write programs in C (or Fortran or Python) for another ISA.

Before a program written in a high-level language can be executed, it must be translated into a program in the ISA of the computer on which it is expected to execute. It is often the case that each statement in the high-level language specifies several instructions in the ISA of the computer. In Chapter 11, we will introduce the high-level language C, and in Chapters 12 through 19, we will show the relationship between various statements in C and their corresponding translations to LC-3 code. In this chapter, however, we will only move up a small step from the ISA we dealt with in Chapter 5.

A small step up from the ISA of a machine is that ISA's assembly language. Assembly language is a low-level language. There is no confusing an instruction in a low-level language with a statement in English. Each assembly language instruction usually specifies a single instruction in the ISA. Unlike high-level languages, which are usually ISA independent, low-level languages are very much ISA dependent. In fact, it is usually the case that each ISA has only one assembly language.

The purpose of assembly language is to make the programming process more user-friendly than programming in machine language (i.e., in the ISA of the computer with which we are dealing), while still providing the programmer with detailed control over the instructions that the computer can execute. So, for example, while still retaining control over the detailed instructions the computer is to carry out, we are freed from having to remember what opcode is 0001 and what opcode is 1001, or what is being stored in memory location 0011111100001010 and what is being stored in location 0011111100000101. Assembly languages let us use mnemonic devices for opcodes, such as ADD for 0001 and NOT for 1001, and they let us give meaningful symbolic names to memory locations, such as SUM or PRODUCT, rather than use the memory locations' 16-bit addresses. This makes it easier to differentiate which memory location is keeping track of a SUM and which memory location is keeping track of a PRODUCT. We call these names *symbolic addresses*.

We will see, starting in Chapter 11, that when we take the larger step of moving up to a higher-level language (such as C), programming will be even more user-friendly, but in doing so, we will relinquish some control over exactly which detailed ISA instructions are to be carried out to accomplish the work specified by a high-level language statement.

# 7.2 An Assembly Language Program

We will begin our study of the LC-3 assembly language by means of an example. The program in Figure 7.1 multiplies the integer initially stored in NUMBER by 6 by adding the integer to itself six times. For example, if the integer is 123, the program computes the product by adding 123 + 123 + 123 + 123 + 123 + 123. Where have you seen that before? :-)

The program consists of 21 lines of code. We have added a *line number* to each line of the program in order to be able to refer to individual lines easily. This is a common practice. These line numbers are not part of the program. Ten lines start with a semicolon, designating that they are strictly for the benefit of

```
01
02
    : Program to multiply an integer by the constant 6.
03
    ; Before execution, an integer must be stored in NUMBER.
04
05
            .ORIG
                     x3050
06
            LD
                     R1.SIX
07
                     R2.NUMBER
            LD
08
            AND
                     R3,R3,#0
                                    : Clear R3. It will
09
                                    ; contain the product.
0Α
    ; The inner loop
0 B
00
    AGAIN
            ADD
                     R3.R3.R2
0 D
            ADD
                     R1.R1.#-1
                                    : R1 keeps track of
0 E
            BRp
                     AGAIN
                                    ; the iterations
0 F
10
            HALT
11
12
   NUMBER .BLKW
                     1
            .FILL
13
    SIX
                     x0006
14
    .
15
             .END
```

Figure 7.1 An assembly language program.

the human reader. More on this momentarily. Seven lines (06, 07, 08, 0C, 0D, 0E, and 10) specify assembly language instructions to be translated into machine language instructions of the LC-3, which will be executed when the program runs. The remaining four lines (05, 12, 13, and 15) contain pseudo-ops, which are messages from the programmer to the translation program to help in the translation process. The translation program is called an *assembler* (in this case the LC-3 assembler), and the translation process is called *assembly*.

#### 7.2.1 Instructions

Instead of an instruction being 16 0s and 1s, as is the case in the LC-3 ISA, an instruction in assembly language consists of four parts, as follows:

```
Label Opcode Operands ; Comment
```

Two of the parts (Label and Comment) are optional. More on that momentarily.

#### 7.2.1.1 Opcodes and Operands

Two of the parts (Opcode and Operands) are **mandatory**. For an assembly language instruction to correspond to an instruction in the LC-3 ISA, it must have an Opcode (the thing the instruction is to do), and the appropriate number of Operands (the things it is supposed to do it to). Not surprisingly, this was exactly what we encountered in Chapter 5 when we studied the LC-3 ISA.

The Opcode is a symbolic name for the opcode of the corresponding LC-3 instruction. The idea is that it is easier to remember an operation by the symbolic

name ADD, AND, or LDR than by the four-bit quantity 0001, 0101, or 0110. Figure 5.3 (also Figure A.2) lists the Opcodes of the 15 LC-3 instructions. Pages 658 through 673 show the assembly language representations for the 15 LC-3 instructions.

The number of operands depends on the operation being performed. For example, the ADD instruction (line 0C in the program of Figure 7.1) requires three operands (two sources to obtain the numbers to be added, and one destination to designate where the result is to be stored). All three operands must be explicitly identified in the instruction.

```
AGAIN ADD R3.R3.R2
```

In this case the operands to be added are obtained from register 2 and from register 3. The result is to be placed in register 3. We represent each of the registers 0 through 7 as R0, R1, R2, ..., R7, rather than 000, 001, 010, ..., 111.

The LD instruction (line 07 of the program in Figure 7.1) requires two operands (the memory location from which the value is to be read and the destination register that is to contain the value after the instruction finishes execution). In LC-3 assembly language, we assign symbolic names called *labels* to the memory locations so we will not have to remember their explicit 16-bit addresses. In this case, the location from which the value is to be read is given the label *NUMBER*. The destination (i.e., where the value is to be loaded) is register 2.

```
LD R2. NUMBER
```

As we discussed in Section 5.1.6, operands can be obtained from registers, from memory, or they may be literal (i.e., immediate) values in the instruction. In the case of register operands, the registers are explicitly represented (such as R2 and R3 in line 0C). In the case of memory operands, the symbolic name of the memory location is explicitly represented (such as NUMBER in line 07 and SIX in line 06). In the case of immediate operands, the actual value is explicitly represented (such as the value 0 in line 08).

```
AND R3, R3, #0; Clear R3. It will contain the product.
```

A literal value must contain a symbol identifying the representation base of the number. We use # for decimal, x for hexadecimal, and b for binary. Sometimes there is no ambiguity, such as in the case 3F0A, which is a hex number. Nonetheless, we write it as x3F0A. Sometimes there is ambiguity, such as in the case 1000. x1000 represents the decimal number 4096, b1000 represents the decimal number 8, and #1000 represents the decimal number 1000.

#### 7.2.1.2 Labels

Labels are symbolic names that are used to identify memory locations that are referred to explicitly in the program. In LC-3 assembly language, a label consists of from 1 to 20 alphanumeric characters (i.e., each character is a capital or lower-case letter of the English alphabet, or a decimal digit), starting with a letter of the alphabet.

However, not all sequences of characters that follow these rules can be used as labels. You know that computer programs cannot tolerate ambiguity. So ADD,

NOT, x1000, R4, and other character strings that have specific meanings in an LC-3 program cannot be used as labels. They could confuse the LC-3 assembler as it tries to translate the LC-3 assembly language program into a program in the LC-3 ISA. Such not-allowed character strings are often referred to as *reserved words*.

NOW, Under 21, R2D2, R785, and C3PO are all examples of legitimate LC-3 assembly language labels.

We said we give a label (i.e., a symbolic name) to a memory location if we explicitly refer to it in the program. There are two reasons for explicitly referring to a memory location.

- 1. The location is the target of a branch instruction (e.g., AGAIN in line 0C). That is, the label AGAIN identifies the location of the instruction that will be executed next if the branch is taken.
- 2. The location contains a value that is loaded or stored (e.g., NUMBER in line 12, and SIX in line 13).

Note the location AGAIN (identified in line 0C) is specifically referenced by the branch instruction in line 0E.

BRp AGAIN

If the result of ADD R1,R1,#–1 is positive (which results in the P bit being set), then the program branches to the location explicitly referenced as AGAIN to perform another iteration.

The location NUMBER is specifically referenced by the load instruction in line 07. The value stored in the memory location explicitly referenced as NUMBER is loaded into R2.

If a location in the program is not explicitly referenced, then there is no need to give it a label.

#### **7.2.1.3 Comments**

Comments are messages intended only for human consumption. They have no effect on the translation process and indeed are not acted on by the LC-3 assembler. They are identified in the program by semicolons. A semicolon signifies that the rest of the line is a comment and is to be ignored by the assembler. If the semicolon is the first nonblank character on the line, the entire line is ignored. If the semicolon follows the operands of an instruction, then only the comment is ignored by the assembler.

The purpose of comments is to make the program more comprehensible to the human reader. Comments help explain a nonintuitive aspect of an instruction or a set of instructions. In lines 08 and 09, the comment "Clear R3; it will contain the product" lets the reader know that the instruction on line 08 is initializing R3 prior to accumulating the product of the two numbers. While the purpose of line 08 may be obvious to the programmer today, it may not be the case two years from now, after the programmer has written an additional 30,000 instructions and cannot remember why he/she wrote AND R3,R3,#0. It may also be the case that two years from now, the programmer no longer works for the company, and the

company needs to modify the program in response to a product update. If the task is assigned to someone who has never seen the program before, comments go a long way toward helping that person understand the program.



It is important to make comments that provide additional insight and do not just restate the obvious. There are two reasons for this. First, comments that restate the obvious are a waste of everyone's time. Second, they tend to obscure the comments that say something important because they add clutter to the program. For example, in line 0D, the comment "Decrement R1" would be a bad idea. It would provide no additional insight to the instruction, and it would add clutter to the page.

Another purpose of comments is to make the visual presentation of a program easier to understand. That is, comments are used to separate pieces of a program from each other to make the program more readable. Lines of code that work together to compute a single result are placed on successive lines, but they are separated from the rest of the program by blank lines. For example, note that lines 0C through 0E, which together form the loop body that is the crux of this computer program, are separated from the rest of the code by lines 0B and 0F. There is nothing on lines 0B and 0F other than the semicolons in the first column.

Incidentally, another opportunity to make a program easier to read is the judicious use of white space, accomplished by adding extra spaces to a line that are ignored by the assembler—for example, having all the opcodes start in the same column on the page, whether or not the instruction has a label.

#### 7.2.2 Pseudo-Ops (Assembler Directives)

The LC-3 assembler is a program that takes as input a string of characters representing a computer program written in LC-3 assembly language and translates it into a program in the ISA of the LC-3. Pseudo-ops help the assembler perform that task.

The more formal name for a pseudo-op is assembler directive. It is called a pseudo-op because, like its Greek root "pseudes" (which means "false"), it does not refer to an operation that will be performed by the program during execution. Rather, the pseudo-op is strictly a message from the assembly language programmer to the assembler to help the assembler in the assembly process. Once the assembler handles the message, the pseudo-op is discarded. The LC-3 assembly language contains five pseudo-ops that we will find useful in our assembly language programming: .ORIG, .FILL, .BLKW, .STRINGZ, and .END. All are easily recognizable by the dot as their first character.

#### 7.2.2.1 .ORIG

.ORIG tells the assembler where in memory to place the LC-3 program. In line 05, .ORIG x3050 says, place the first LC-3 ISA instruction in location x3050. As a result, 001000100001100 (the translated LD R1,SIX instruction) is put in location x3050, and the rest of the translated LC-3 program is placed in the subsequent sequential locations in memory. For example, if the program consists of x100 LC-3 instructions, and .ORIG says to put the first instruction in x3050, the remaining xFF instructions are placed in locations x3051 to x314F.

#### 7.2.2.2 .FILL

.FILL tells the assembler to set aside the next location in the program and initialize it with the value of the operand. The value can be either a number or a label. In line 13, the ninth location in the resulting LC-3 program is initialized to the value x0006.

#### 7.2.2.3 .BLKW

.BLKW tells the assembler to set aside some number of sequential memory locations (i.e., a **BL**oc**K** of **W**ords) in the program. The actual number is the operand of the .BLKW pseudo-op. In line 12, the pseudo-op instructs the assembler to set aside one location in memory (and, incidentally, to label it NUMBER).

The pseudo-op .BLKW is particularly useful when the actual value of the operand is not yet known. In our example we assumed the number in location NUMBER was 123. How did it get there? A common use of .BLKW is to set aside a location in the program, as we did here, and have another section of code produce the number, perhaps from input from a keyboard (which we cannot know at the time we write the program), and store that value into NUMBER before we execute the code in Figure 7.1.

#### 7.2.2.4 .STRINGZ

.STRINGZ tells the assembler to initialize a sequence of n+1 memory locations. The argument is a sequence of n characters inside double quotation marks. The first n words of memory are initialized with the zero-extended ASCII codes of the corresponding characters in the string. The final word of memory is initialized to 0. The last word, containing x0000, provides a convenient sentinel for processing the string of ASCII codes.

For example, the code fragment

```
.ORIG x3010
HELLO .STRINGZ "Hello, World!"
```

would result in the assembler initializing locations x3010 through x301D to the following values:

```
x3010: x0048
x3011: x0065
x3012: x006C
x3013: x006C
x3014: x006F
x3015: x002C
x3016: x0020
x3017: x0057
x3018: x006F
x3019: x0072
x301A: x006C
x301B: x0064
x301C: x0021
x301D: x0000
```

#### 7.2.2.5 .END

.END tells the assembler it has reached the end of the program and need not even look at anything after it. That is, any characters that come after .END will not be processed by the assembler. *Note:* .END does not stop the program during execution. In fact, .END does not even **exist** at the time of execution. It is simply a delimiter—it marks the end of the program. It is a message from the programmer, telling the assembler where the assembly language program ends.

# 7.2.3 Example: The Character Count Example of Section 5.5, Revisited Again!

Now we are ready for a complete example. Let's consider again the problem of Section 5.5. We wish to write a program that will take a character that is input from the keyboard and count the number of occurrences of that character in a file. As before, we first develop the algorithm by constructing the flowchart. Recall that in Section 6.1, we showed how to decompose the problem systematically so as to generate the flowchart of Figure 5.16. In fact, the final step of that process in Chapter 6 is the flowchart of Figure 6.3e, which is essentially identical to Figure 5.16. Next, we use the flowchart to write the actual program. This time, however, we enjoy the luxury of not worrying about 0s and 1s and instead write the program in LC-3 assembly language. The program is shown in Figure 7.2.

A few comments about this program: Three times during this program, assistance in the form of a service call is required of the operating system. In each case, a TRAP instruction is used. TRAP x23 causes a character to be input from the keyboard and placed in R0 (line 0D). TRAP x21 causes the ASCII code in R0 to be displayed on the monitor (line 28). TRAP x25 causes the machine to be halted (line 29). As we said before, we will leave the details of how the TRAP instruction is carried out until Chapter 9.

The ASCII codes for the decimal digits 0 to 9 (0000 to 1001) are x30 to x39. The conversion from binary to ASCII is done simply by adding x30 to the binary value of the decimal digit. Line 2D shows the label ASCII used to identify the memory location containing x0030. The LD instruction in line 26 uses it to load x30 into R0, so it can convert the count that is in R2 from a binary value to an ASCII code. That is done by the ADD instruction in line 27. TRAP x21 in line 28 prints the ASCII code to the monitor.

The file that is to be examined starts at address x4000 (see line 2E). Usually, this starting address would not be known to the programmer who is writing this program since we would want the program to work on many files, not just the one starting at x4000. To accomplish that, line 2E would be replaced with .BLKW 1 and be filled in by some other piece of code that knew the starting address of the desired file before executing the program of Figure 7.2. That situation will be discussed in Section 7.4.

```
01
02
    ; Program to count occurrences of a character in a file.
    ; Character to be input from the keyboard.
0.3
    : Result to be displayed on the monitor.
05
    ; Program works only if no more than 9 occurrences are found.
06
0.7
    ,
80
    : Initialization
09
             .ORIG
                    x3000
0 A
                    R2.R2.#0
                                ; R2 is counter, initialize to 0
0 B
            AND
                    R3.PTR
0.0
            LD
                                 : R3 is pointer to characters
            TRAP
                    x23
                                 ; RO gets character input
0 D
0 E
            LDR
                    R1,R3,#0 ; R1 gets the next character
0 F
    : Test character for end of file
10
11
12
13
   TEST
            ADD
                    R4.R1.#-4
                                 : Test for EOT
14
            BRz
                    OUTPUT
                                 : If done, prepare the output
15
   ; Test character for match. If a match, increment count.
16
17
   ,
18
            NOT
                    R1,R1
19
            ADD
                    R1,R1,#1
                                 ; R1 <-- -R1
1A
            ADD
                    R1,R1,R0
                                 ; R1 <-- R0-R1. If R1=0, a match!
                    GETCHAR
1B
            BRnp
                                 ; If no match, do not increment
10
            ADD
                    R2.R2.#1
1 D
1 E
    ; Get next character from the file
1 F
                             ; Increment the pointer
20
   GETCHAR ADD
                    R3,R3,#1
21
                    R1,R3,#0
                                 ; R1 gets the next character to test
            LDR
22
            BRnzp
                    TEST
23
24
    : Output the count.
25
    OUTPUT LD
                    RO,ASCII ; Load the ASCII template
26
27
                                 ; Convert binary to ASCII
            ADD
                    RO.RO.R2
                                  ; ASCII code in RO is displayed
28
            TRAP
                    x21
            TRAP
29
                    x25
                                 ; Halt machine
2A
2B
    ; Storage for pointer and ASCII template
2C
2 D
            .FILL
    ASCII
                    x0030
            .FILL
2E
    PTR
                    x4000
2F
             .END
```

Figure 7.2 The assembly language program to count occurrences of a character.

### 7.3 The Assembly Process

#### 7.3.1 Introduction

Before an LC-3 assembly language program can be executed, it must first be translated into a machine language program, that is, one in which each instruction is in the LC-3 ISA. It is the job of the LC-3 assembler to perform that translation.

If you have available an LC-3 assembler, you can cause it to translate your assembly language program into a machine language program by executing an appropriate command. In the LC-3 assembler that is generally available via the web, that command is *assemble*, and it requires as an argument the filename of your assembly language program. For example, if the filename is solution1.asm, then

assemble solution1.asm outfile

produces the file outfile, which is in the ISA of the LC-3. It is necessary to check with your instructor for the correct command line to cause the LC-3 assembler to produce a file of 0s and 1s in the ISA of the LC-3.

#### 7.3.2 A Two-Pass Process

In this section, we will see how the assembler goes through the process of translating an assembly language program into a machine language program. We will use as our input to the process the assembly language program of Figure 7.2.

You remember that there is in general a one-to-one correspondence between instructions in an assembly language program and instructions in the final machine language program. We could try to perform this translation in one pass through the assembly language program. Starting from the top of Figure 7.2, the assembler discards lines 01 to 09, since they contain only comments. Comments are strictly for human consumption; they have no bearing on the translation process. The assembler then moves on to line 0A. Line 0A is a pseudo-op; it tells the assembler that the machine language program is to start at location x3000. The assembler then moves on to line 0B, which it can easily translate into LC-3 machine code. At this point, we have

x3000: 0101010010100000

The LC-3 assembler moves on to translate the next instruction (line 0C). Unfortunately, it is unable to do so since it does not know the meaning of the symbolic address PTR. At this point the assembler is stuck, and the assembly process fails.

To prevent this from occurring, the assembly process is done in two complete passes (from beginning to .END) through the entire assembly language program. The objective of the first pass is to identify the actual binary addresses corresponding to the symbolic names (or labels). This set of correspondences is known as the *symbol table*. In pass 1, we construct the symbol table. In pass 2, we translate the individual assembly language instructions into their corresponding machine language instructions.

Thus, when the assembler examines line 0C for the purpose of translating

during the second pass, it already knows that PTR is the symbolic address of memory location x3013 (from the first pass). Thus, it can easily translate line 0C to

x3001: 0010011000010001

The problem of not knowing the 16-bit address corresponding to PTR no longer exists.

#### 7.3.3 The First Pass: Creating the Symbol Table

For our purposes, the symbol table is simply a correspondence of symbolic names with their 16-bit memory addresses. We obtain these correspondences by passing through the assembly language program once, noting which instruction is assigned to which memory location, and identifying each label with the memory address of its assigned entry.

Recall that we provide labels in those cases where we have to refer to a location, either because it is the target of a branch instruction or because it contains data that must be loaded or stored. Consequently, if we have not made any programming mistakes, and if we identify all the labels, we will have identified all the symbolic addresses used in the program.

The preceding paragraph assumes that our entire program exists between our .ORIG and .END pseudo-ops. This is true for the assembly language program of Figure 7.2. In Section 7.4, we will consider programs that consist of multiple parts, each with its own .ORIG and .END, wherein each part is assembled separately.

The first pass starts, after discarding the comments on lines 01 to 09, by noting (line 0A) that the first instruction will be assigned to address x3000. We keep track of the location assigned to each instruction by means of a location counter (LC). The LC is initialized to the address specified in .ORIG, that is, x3000.

The assembler examines each instruction in sequence and increments the LC once for each assembly language instruction. If the instruction examined contains a label, a symbol table entry is made for that label, specifying the current contents of LC as its address. The first pass terminates when the .END pseudo-op is reached.

The first instruction that has a label is at line 13. Since it is the fifth instruction in the program and since the LC at that point contains x3004, a symbol table entry is constructed thus:

| Symbol | Address |
|--------|---------|
| TEST   | x3004   |

The second instruction that has a label is at line 20. At this point, the LC has been incremented to x300B. Thus, a symbol table entry is constructed, as follows:

| Symbol  | Address |
|---------|---------|
| GETCHAR | x300B   |

At the conclusion of the first pass, the symbol table has the following entries:

| Symbol  | Address |
|---------|---------|
| TEST    | x3004   |
| GETCHAR | x300B   |
| OUTPUT  | x300E   |
| ASCII   | x3012   |
| PTR     | x3013   |

## 7.3.4 The Second Pass: Generating the Machine Language Program

The second pass consists of going through the assembly language program a second time, line by line, this time with the help of the symbol table. At each line, the assembly language instruction is translated into an LC-3 machine language instruction.

Starting again at the top, the assembler again discards lines 01 through 09 because they contain only comments. Line 0A is the .ORIG pseudo-op, which the assembler uses to initialize LC to x3000. The assembler moves on to line 0B and produces the machine language instruction 0101010010100000. Then the assembler moves on to line 0C.

This time, when the assembler gets to line 0C, it can completely assemble the instruction since it knows that PTR corresponds to x3013. The instruction is LD, which has an opcode encoding of 0010. The destination register (DR) is R3, that is, 011.

The only part of the LD instruction left to do is the PCoffset. It is computed as follows: The assembler knows that PTR is the label for address x3013 and that the incremented PC is LC+1, in this case x3002. Since PTR (x3013) must be the sum of the incremented PC (x3002) and the sign-extended PCoffset, PCoffset must be x0011. Putting this all together, the assembler sets x3001 to 0010011000010001 and increments the LC to x3002.

*Note:* In order to use the LD instruction, it is necessary that the source of the load, in this case the address whose label is PTR, is not more than +256 or -255 memory locations from the LD instruction itself. If the address of PTR had been greater than LC+1+255 or less than LC+1-256, then the offset would not fit in bits [8:0] of the instruction. In such a case, an assembly error would have occurred, preventing the assembly process from finishing successfully. Fortunately, PTR is close enough to the LD instruction, so the instruction assembled correctly.

The second pass continues. At each step, the LC is incremented and the location specified by LC is assigned the translated LC-3 instruction or, in the case of .FILL, the value specified. When the second pass encounters the .END pseudo-op, assembly terminates.

The resulting translated program is shown in Figure 7.3.

That process was, on a good day, merely tedious. Fortunately, you do not have to do it for a living—the LC-3 assembler does that. And, since you now know the

| Address | Binary            |
|---------|-------------------|
|         | 00110000000000000 |
| x3000   | 0101010010100000  |
| x3001   | 0010011000010001  |
| x3002   | 1111000000100011  |
| x3003   | 0110001011000000  |
| x3004   | 0001100001111100  |
| x3005   | 0000010000001000  |
| x3006   | 1001001001111111  |
| x3007   | 0001001001000000  |
| x3008   | 1001001001111111  |
| x3009   | 0000101000000001  |
| x300A   | 0001010010100001  |
| x300B   | 0001011011100001  |
| x300C   | 0110001011000000  |
| x300D   | 00001111111110110 |
| x300E   | 0010000000000011  |
| x300F   | 00010000000000010 |
| x3010   | 1111000000100001  |
| x3011   | 1111000000100101  |
| x3012   | 000000000110000   |
| x3013   | 01000000000000000 |

Figure 7.3 The machine language program for the assembly language program of Figure 7.2.

LC-3 assembly language, there is no need to program in machine language. Now we can write our programs symbolically in LC-3 assembly language and invoke the LC-3 assembler to create the machine language versions that can execute on an LC-3 computer.

# 7.4 Beyond the Assembly of a Single Assembly Language Program

Our purpose in this chapter has been to take you up one more step from the ISA of the computer and introduce assembly language. Although it is still quite a large step from C or C++, assembly language does, in fact, save us a good deal of pain. We have also shown how a rudimentary two-pass assembler actually works to translate an assembly language program into the machine language of the LC-3 ISA.

There are many more aspects to sophisticated assembly language programming that go well beyond an introductory course. However, our reason for teaching assembly language is not to deal with its sophistication, but rather to show its innate simplicity. Before we leave this chapter, however, there are a few additional highlights we should explore.

#### 7.4.1 The Executable Image

When a computer begins execution of a program, the entity being executed is called an *executable image*. The executable image is created from modules often created independently by several different programmers. Each module is translated separately into an object file. We have just gone through the process of performing that translation ourselves by mimicking the LC-3 assembler. Other modules, some written in C perhaps, are translated by the C compiler. Some modules are written by users, and some modules are supplied as library routines by the operating system. Each object file consists of instructions in the ISA of the computer being used, along with its associated data. The final step is to combine (i.e., *link*) all the object modules together into one executable image. During execution of the program, the FETCH, DECODE, ... instruction cycle is applied to instructions in the executable image.

#### 7.4.2 More than One Object File

It is very common to form an executable image from more than one object file. In fact, in the real world, where most programs invoke libraries provided by the operating system as well as modules generated by other programmers, it is much more common to have multiple object files than a single one.

A case in point is our example character count program. The program counts the number of occurrences of a character in a file. A typical application could easily have the program as one module and the input data file as another. If this were the case, then the starting address of the file, shown as x4000 in line 2E of Figure 7.2, would not be known when the program was written. If we replace line 2E with

```
PTR .FILL STARTOFFILE
```

then the program of Figure 7.2 will not assemble because there will be no symbol table entry for STARTofFILE. What can we do?

If the LC-3 assembly language, on the other hand, contained the pseudo-op .EXTERNAL, we could identify STARTofFILE as the symbolic name of an address that is not known at the time the program of Figure 7.2 is assembled. This would be done by the following line

```
.EXTERNAL STARTOFFILE,
```

which would send a message to the LC-3 assembler that the absence of label STARTofFILE is not an error in the program. Rather, STARTofFILE is a label in some other module that will be translated independently. In fact, in our case, it will be the label of the location of the first character in the file to be examined by our character count program.

If the LC-3 assembly language had the pseudo-op .EXTERNAL, and if we had designated STARTofFILE as .EXTERNAL, the LC-3 assembler would be able to create a symbol table entry for STARTofFILE, and instead of assigning it an address, it would mark the symbol as belonging to another module. At *link* 

*time*, when all the modules are combined, the linker (the program that manages the "combining" process) would use the symbol table entry for STARTofFILE in another module to complete the translation of our revised line 2E.

In this way, the .EXTERNAL pseudo-op allows references by one module to symbolic locations in another module without a problem. The proper translations are resolved by the linker.

#### **Exercises**

7.1 An assembly language program contains the following two instructions. The assembler puts the translated version of the LDI instruction that follows into location x3025 of the object module. After assembly is complete, what is in location x3025?

```
PLACE .FILL x45A7
LDI R3, PLACE
```

**7.2** An LC-3 assembly language program contains the instruction:

```
ASCII LD R1, ASCII
```

The symbol table entry for ASCII is x4F08. If this instruction is executed during the running of the program, what will be contained in R1 immediately after the instruction is executed?

- **7.3** What is the problem with using the string AND as a label?
- **7.4** Create the symbol table entries generated by the assembler when translating the following routine into machine code:

```
.ORIG
                x301C
        ST
                R3. SAVE3
        ST
                R2. SAVE2
                R2, R2, #0
        AND
TEST
        ΙN
        BR7
                TEST
                R1, R0, #-10
        ADD
        BRn
                FINISH
        ADD
                R1, R0, #-15
        NOT
                R1, R1
        BRn
                FINISH
        HALT
FINISH ADD
                R2, R2, #1
        HALT
SAVE3
        .FILL
                X0000
        FILL
SAVE2
                X0000
        .END
```

7.5 a. What does the following program do?

```
.ORIG
                  x3000
         LD
                  R2, ZERO
         LD
                  RO, MO
         LD
                  R1, M1
L00P
         BRz
                  DONE
                  R2, R2, R0
         ADD
         ADD
                  R1, R1, -1
         BR
                  LOOP
DONE
         ST
                  R2, RESULT
         HALT
RESULT
         .FILL
                  x0000
ZERO
         .FILL
                  x0000
                  x0004
ΜO
         .FILL
                  x0803
M1
         .FILL
         .END
```

- *b.* What value will be contained in RESULT after the program runs to completion?
- 7.6 Our assembler has crashed, and we need your help! Create a symbol table for the following program, and assemble the instructions at labels A, B, and D.

You may assume another module deposits a positive value into E before the module executes. In 15 words or fewer, what does this program do?

7.7 Write an LC-3 assembly language program that counts the number of 1s in the value stored in R0 and stores the result into R1. For example, if R0 contains 0001001101110000, then after the program executes, the result stored in R1 would be 0000 0000 0000 0110.

7.8 An engineer is in the process of debugging a program she has written. She is looking at the following segment of the program and decides to place a breakpoint in memory at location 0xA404. Starting with the PC = 0xA400, she initializes all the registers to zero and runs the program until the breakpoint is encountered.

```
Code Segment:
...

0xA400 THIS1 LEA RO, THIS1
0xA401 THIS2 LD R1, THIS2
0xA402 THIS3 LDI R2, THIS5
0xA403 THIS4 LDR R3, R0, #2
0xA404 THIS5 .FILL xA400
```

Show the contents of the register file (in hexadecimal) when the breakpoint is encountered.

- **7.9** What is the purpose of the . END pseudo-op? How does it differ from the HALT instruction?
- **7.10** The following program fragment has an error in it. Identify the error and explain how to fix it.

Will this error be detected when this code is assembled or when this code is run on the LC-3?

7.11 The LC-3 assembler must be able to convert constants represented in ASCII into their appropriate binary values. For instance, x2A translates into 00101010 and #12 translates into 00001100. Write an LC-3 assembly language program that reads a decimal or hexadecimal constant from the keyboard (i.e., it is preceded by a # character signifying it is a decimal, or x signifying it is hex) and prints out the binary representation. Assume the constants can be expressed with no more than two decimal or hex digits.

**7.12** What does the following LC-3 program do?

```
x3000
        .ORIG
        AND
                 R5, R5, #0
        AND
                 R3, R3, #0
        ADD
                 R3, R3, #8
        LDI
                 R1, A
        ADD
                 R2, R1, #0
AG
        ADD
                 R2, R2, R2
        ADD
                 R3, R3, #-1
        BRnp
                 AG
        LD
                 R4. B
        AND
                 R1, R1, R4
                 R1, R1
        NOT
        ADD
                 R1, R1, #1
        ADD
                 R2, R2, R1
        BRnp
                 NO
        ADD
                 R5, R5, #1
NO
        HALT
В
        .FILL
                xFF00
Α
        .FILL
                x4000
        .END
```

**7.13** The following program adds the values stored in memory locations A, B, and C and stores the result into memory. There are two errors in the code. For each, describe the error and indicate whether it will be detected at assembly time or at run time.

```
Line No.
                  .ORIG x3000
1
2
         ONE
                 LD RO, A
3
                 ADD R1, R1, R0
4
         TWO
                 LD RO, B
5
                 ADD R1, R1, R0
6
         THREE
                 LD RO, C
7
                 ADD R1, R1, R0
8
                 ST R1, SUM
9
                 TRAP x25
10
                  .FILL x0001
         Α
11
         В
                  .FILL x0002
12
         C
                  .FILL x0003
13
         D
                  .FILL x0004
14
                  .END
```

**7.14** *a.* Assemble the following program:

```
.ORIG x3000
STI RO, LABEL
OUT
HALT
LABEL .STRINGZ "%"
.END
```

- b. The programmer intended the program to output a % to the monitor and then halt. Unfortunately, the programmer got confused about the semantics of each of the opcodes (i.e., exactly what function is carried out by the LC-3 in response to each opcode). Replace exactly one opcode in this program with the correct opcode to make the program work as intended.
- c. The original program from part a was executed. However, execution exhibited some very strange behavior. The strange behavior was in part due to the programming error and in part due to the fact that the value in R0 when the program started executing was x3000. Explain what the strange behavior was and why the program behaved that way.
- **7.15** The following is an LC-3 program that performs a function. Assume a sequence of integers is stored in consecutive memory locations, one integer per memory location, starting at the location x4000. The sequence terminates with the value x0000. What does the following program do?

```
.ORIG
                  x3000
                 RO. NUMBERS
         LD
         LD
                 R2, MASK
L00P
         LDR
                 R1, R0, #0
         BRz
                 DONE
         AND
                 R5. R1. R2
         BRz
                 L1
         BRnzp
                 NEXT
L1
         ADD
                 R1, R1, R1
                 R1, R0, #0
         STR
NEXT
         ADD
                 RO, RO, #1
         BRnzp
                 L<sub>00</sub>P
DONE
         HALT
NUMBERS .FILL x4000
MASK
         .FILL x8000
.END
```

7.16 Assume a sequence of nonnegative integers is stored in consecutive memory locations, one integer per memory location, starting at location x4000. Each integer has a value between 0 and 30,000 (decimal). The sequence terminates with the value -1 (i.e., xFFFF).

What does the following program do?

```
.ORIG
                 x3000
        AND
                  R4. R4. #0
        AND
                  R3, R3, #0
                  RO. NUMBERS
        LD
                  R1, R0, #0
L00P
        LDR
        NOT
                  R2, R1
        BRz
                  DONE
        AND
                  R2. R1. #1
        BRz
                  L1
        ADD
                  R4, R4, #1
        BRnzp
                  NEXT
L1
                  R3, R3, #1
        ADD
                  RO, RO, #1
NEXT
        ADD
        BRnzp
                  LOOP
DONE
        TRAP
                 x25
NUMBERS .FILL
                 x4000
         .END
```

- 7.17 Suppose you write two separate assembly language modules that you expect to be combined by the linker. Each module uses the label AGAIN, and neither module contains the pseudo-op .EXTERNAL AGAIN. Is there a problem using the label AGAIN in both modules? Why or why not?
- 7.18 The following LC-3 program compares two character strings of the same length. The source strings are in the . STRINGZ form. The first string starts at memory location x4000, and the second string starts at memory location x4100. If the strings are the same, the program terminates with the value 1 in R5. Insert instructions at (a), (b), and (c) that will complete the program.

```
.ORIG
                x3000
        LD
                R1. FIRST
                R2, SECOND
        I D
        AND
                RO, RO, #0
L<sub>00</sub>P
        LDR
                R4, R2, #0
        BRz
                NEXT
        ADD
                R1, R1, #1
                R2, R2, #1
        ADD
               _ _ _ _ _ _ _
                          (b)
                          (c)
        ADD
                R3, R3, R4
        BRz
                L00P
        AND
                R5, R5, #0
        BRnzp
                DONE
                R5, R5, #0
NEXT
        AND
                R5, R5, #1
        ADD
DONE
        TRAP
                x25
FIRST
        .FILL
                x4000
SECOND .FILL
                x4100
        .END
```

**7.19** When the following LC-3 program is executed, how many times will the instruction at the memory address labeled L00P execute?

```
.ORIG
                x3005
        LEA
                 R2, DATA
        LDR
                 R4, R2, #0
L00P
        ADD
                 R4. R4. #-3
        BRzp
                 L00P
        TRAP
                x25
DATA
        .FILL
                x000B
        .END
```

**7.20** LC-3 assembly language modules (a) and (b) have been written by different programmers to store x0015 into memory location x4000. What is fundamentally different about their approaches?

```
.ORIG x5000
a.
                AND
                       RO, RO, #0
                ADD
                       RO. RO. #15
                       RO, RO, #6
                ADD
                STI
                       RO. PTR
                HALT
           PTR .FILL x4000
                .END
b.
                .ORIG x4000
                .FILL x0015
                .END
```

**7.21** Assemble the following LC-3 assembly language program.

```
.ORIG
               x3000
       AND
                RO, RO, #0
       ADD
                R2, R0, #10
       ΙD
                R1, MASK
       LD
                R3, PTR1
L00P
       LDR
                R4, R3, #0
                R4. R4. R1
       AND
       BRz
               NEXT
                RO, RO, #1
       ADD
NEXT
       ADD
                R3, R3, #1
       ADD
                R2, R2, #-1
       BRp
                L00P
       STI
                RO, PTR2
       HALT
MASK
       .FILL
               x8000
PTR1
       .FILL
               x4000
PTR2
       .FILL
               x5000
       .END
```

What does the program do (in no more than 20 words)?

**7.22** The LC-3 assembler must be able to map an instruction's mnemonic opcode into its binary opcode. For instance, given an ADD, it must generate the binary pattern 0001. Write an LC-3 assembly language

- program that prompts the user to type in an LC-3 assembly language opcode and then displays its binary opcode. If the assembly language opcode is invalid, it displays an error message.
- 7.23 The following LC-3 program determines whether a character string is a palindrome or not. A palindrome is a string that reads the same backwards as forwards. For example, the string "racecar" is a palindrome. Suppose a string starts at memory location x4000 and is in the .STRINGZ format. If the string is a palindrome, the program terminates with the value 1 in R5. If not, the program terminates with the value 0 in R5. Insert instructions at (a)–(e) that will complete the program.

```
.ORIG x3000
      LD
            RO. PTR
            R1, R0, #0
      ADD
            R2, R1, #0
AGAIN LDR
      BRz
            CONT
      ADD
            R1, R1, #1
      BRnzp AGAIN
CONT
      -----(a)
L00P
      LDR
            R3. R0. #0
      -----(b)
            R4, R4
      NOT
      ADD
            R4, R4, #1
      ADD
            R3, R3, R4
      BRnp
            NO
      -----(C)
      -----(d)
            R2. R0
      NOT
      ADD
            R2. R2. #1
      ADD
            R2, R1, R2
      BRnz YES
      -----(e)
YES
      AND
            R5, R5, #0
      ADD
            R5. R5. #1
      BRnzp DONE
NO
      AND
            R5, R5, #0
DONE
      HALT
PTR
      .FILL x4000
      .END
```

**7.24** We want the following program fragment to shift R3 to the left by four bits, but it has an error in it. Identify the error and explain how to fix it.

- **7.25** What does the pseudo-op .FILL xFF004 do? Why?
- **7.26** Recall the assembly language program of Exercise 7.6. Consider the following program:

```
.ORIG
                  x3000
        AND
                  RO. RO. #0
D
        ΙD
                  R1, A
        AND
                  R2. R1. #1
        BRp
Ε
        ADD
                  R1, R1, #-1
В
        ADD
                  RO. RO. R1
        ADD
                  R1. R1. #-2
F
        BRp
        ST
                  RO. C
        TRAP
                  x25
Α
         .BI KW
                  1
C
                  1
         .BLKW
         .END
```

The assembler translates both assembly language programs into machine language programs. What can you say about the two resulting machine language programs?

**7.27** Consider the following LC-3 assembly language program:

```
.ORIG x3000
         AND R2, R2, #0
         AND R6, R6, #0
         ADD R2, R2, #1
TOP
         ADD R3, R2, #0
         ADD R4, R1, #0
SEARCH
         ADD R3. R3. R3
         ADD R4, R4, #-1
         BRp SEARCH
         AND R5, R3, R0
         BRZ NEXT
         ADD R6, R6, R2
NEXT
         ADD R2, R2, R2
         BRzp TOP
END
         ST R6, RESULT
         HALT
RESULT
         .BLKW 1
         .END
```

What does it do (in 20 words or fewer)? Please be BRIEF but PRECISE. You can assume that some of the registers will already contain numbers that are relevant to the program.

What is the function of R0? For what range of input values does the program function as you've described above?

What is the function of R1? For what range of input values does the program function as you've described above?

What is the function of R6? For what range of input values does the program function as you've described above?

#### **★7.28** Consider the following program:

```
.ORIG x3000

LD R0, A

LD R1, B

BRZ DONE

------(a)

-----(b)

BRnzp AGAIN

DONE ST R0, A

HALT

A .FILL x0---(c)

B .FILL x0001

.END
```

The program uses only R0 and R1. Note lines (a) and (b) indicate two missing instructions. Complete line (c). Note also that one of the instructions in the program must be labeled AGAIN, and that label is missing.

After execution of the program, the contents of A is x1800.

During execution, we examined the computer during each clock cycle and recorded some information for certain clock cycles, producing the table shown below. The table is ordered by the cycle number in which the information was collected. Note that each memory access takes five clock cycles.

| Cycle<br>Number | State<br>Number | Control Signals                                 |  |  |  |
|-----------------|-----------------|-------------------------------------------------|--|--|--|
| 1               | 18              | LD.MAR: LD.REG: GateMDR: LD.PC: PCMUX: GatePC:  |  |  |  |
|                 | 0               | LD.MAR: LD.REG: BEN LD.PC: LD.CC:               |  |  |  |
|                 |                 | LD.REG: 1 DR: 000 GateMDR: GateALU: GateMARMUX: |  |  |  |
| 57              | 1               | LD.MAR: ALUK: GateALU: DR: GatePC:              |  |  |  |
| 77              | 22              | ADDR1MUX: ADDR2MUX: LD.PC: LD.MAR PCMUX:        |  |  |  |
| 101             | 15              |                                                 |  |  |  |

Fill in the missing instructions in the program, and complete the program by labeling the appropriate instruction AGAIN. Also, fill in the missing information in the table.

Given values for A and B, what does the program do?

★7.29 An LC-3 program is executing on the LC-3 simulator when a breakpoint is encountered, and the simulator stops. At that point, the contents of several registers are as shown in the first row of the table. After the run button is subsequently pushed, the next four instructions that are executed, none of which are an STI or LDI, produce the values shown in the table, two rows of the table per instruction executed. The first row of each pair shows the contents after the fetch phase of the corresponding instruction, and the second row of each pair after that instruction completes.

Note that some values are missing and are presented by letters A, B, C, D, E, F, G, H, I, and J.

| PC    | MAR   | MDR   | IR    | R0    | R1    | R2    | R3    | R4    | R5    | R6    | R7    |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| x1800 | x7FFF | x2211 | xBFFE | x31FF | x2233 | x5177 | x3211 | x21FF | x5233 | x3177 | x2211 |
| A     | x1800 | В     | В     | x31FF | x2233 | x5177 | x3211 | x21FF | x5233 | x3177 | x2211 |
| A     | x1800 | В     | В     | x31FF | x2233 | x5177 | x3211 | x21FF | С     | x3177 | x2211 |
| D     | A     | Е     | Е     | x31FF | x2233 | x5177 | x3211 | x21FF | С     | x3177 | x2211 |
| D     | F     | G     | Е     | x31FF | x2233 | x5177 | x3211 | x21FF | С     | x3177 | x2211 |
| Н     | D     | I     | I     | x31FF | x2233 | x5177 | x3211 | x21FF | С     | x3177 | x2211 |
| F     | D     | I     | I     | x31FF | x2233 | x5177 | x3211 | x21FF | С     | x3177 | x2211 |
| A     | F     | J     | J     | x31FF | x2233 | x5177 | x3211 | x21FF | С     | x3177 | x2211 |
| A     | F     | J     | J     | x31FF | x2233 | x5177 | x3211 | x223A | С     | x3177 | x2211 |

Your job: Determine the values of A, B, C, D, E, F, G, H, I, and J. Note that some of the values may be identical.

| A | В | С | D | Е |
|---|---|---|---|---|
|   |   |   |   |   |

| F | G | Н | I      | J |
|---|---|---|--------|---|
|   |   |   | x 'F'' |   |

★7.30 There are times when one wants to implement a stack in memory, but cannot provide enough memory to be sure there will always be plenty of space to push values on the stack. Furthermore, there are times (beyond EE 306) when it is OK to lose some of the oldest values pushed on the stack. We can save that discussion for the last class if you like. In such situations, a reasonable technique is to specify a circular stack as shown below. In this case, the stack occupies five locations x3FFB to x3FFF. Initially, the stack is empty, with R6 = x4000. The figure shows

the result of successively pushing the values 1, 2, 3, 4, 5, 6, 7, 8 on the stack.



That is, the 1 was written into x3FFF, the 2 was written into x3FFE, etc. When the time came to push the 6, the stack was full, so R6 was set to x3FFF, and the 6 was written into x3FFF, clobbering the 1 which was originally pushed.

If we now pop five elements off the stack, we get 8, 7, 6, 5, and 4, AND we have an empty stack, even though R6 contains x3FFD. Why? Because 3, 2, and 1 have been lost. That is, even though we have pushed eight values, there can be at most only five values actually available on the stack for popping. We keep track of the number of actual values on the stack in R5.

Note that R5 and R6 are known to the calling routine, so a test for underflow can be made by the calling program using R5. Furthermore, the calling program puts the value to be pushed in R0 before calling PUSH.

Your job: Complete the assembly language code shown below to implement the PUSH routine of the circular stack by filling in each of the lines: (a), (b), (c), and (d) with a missing instruction.

```
PUSH
        ST R1, SAVER
        LD R1, NEGFULL
        ADD R1, R6, R1
          ----(a)
       LD R6, BASE
SKIP
       ADD R6, R6, #-1
        LD R1, MINUS5
        ADD R1, R5, R1
        BRZ END
END
        -----(d)
        RET
                       ; x-3FFB
NEGFULL .FILL xC005
MINUS5
       .FILL xFFFB
                        : #-5
        .FILL x4000
BASE
SAVER
       .BLKW #1
```

**7.31** Memory locations x5000 to x5FFF contain 2's complement integers. What does the following program do?

```
.ORIG x3000
        LD
           R1, ARRAY
            R2. LENGTH
        AND R3, R3, #0
AGAIN
        LDR RO, R1, #0
        AND RO, RO, #1
        BRz SKIP
        ADD R3. R3. #1
SKIP
        ADD R1, R1, #1
        ADD R2, R2, #-1
        BRp AGAIN
        HALT
ARRAY
       .FILL x5000
LENGTH .FILL x1000
       .END
```

**7.32** Consider the following semi-nonsense assembly language program:

```
line 1:
                  .ORIG x8003
line 2:
                  AND R1, R1, #0
                  ADD RO, R1, #5
line 3:
                  ST
                       R1.B
line 4:
                  LD R1.A
line 5:
                  BRz SKIP
line 6:
line 7:
                  ST
                      RO,B
          SKIP
line 8:
                  TRAP x25
line 9:
                  .BLKW #7
          Α
line 10:
                  .FILL #5
          BANNER .STRINGZ "We are done!"
line 11:
                  .FILL x0
line 12:
line 13:
                  .END
```

A separate module will store a value in A before this program executes.

Construct the symbol table.

Show the result of assembly of lines 5 through 7 above. *Note:* the instruction at line 8 has already been assembled for you.



Note that two different things could cause location B to contain the value 5: the contents of line 7 or the contents of line 10. Explain the difference

between line 7 causing the value 5 to be in location B and line 10 causing the value 5 to be in location B.

★7.33 We have a program with some missing instructions, and we have a table consisting of some information and some missing information associated with five specific clock cycles of the program's execution. Your job is to complete both!

Insert the missing instructions in the program and the missing information in the table. Cycle numbering starts at 1. That is, cycle 1 is the first clock cycle of the processing of LD R0,A. Note that we have not said anything about the number of clock cycles a memory access takes. You do have enough information to figure that out for yourself. Note that we are asking for the value of the registers DURING each clock cycle.

```
.ORIG x3000
      LD RO, A
      LD R1. B
      NOT R1, R1
      ADD R1, R1, #1
      AND R2, R2, #0
      ----- (a)
AGAIN
      ----- (b)
      BRnzp AGAIN
DONE
      ST R2, C
      HALT
  Α
      .FILL #5
      .FILL ----- (c)
  C
      .BLKW #1
      .END
```

| Cycle<br>Number | State<br>Number | Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|-----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                 |                 | LD.REG: 1 DRMUX: GateMDR: Grand Control of the Cont |  |  |  |  |
|                 |                 | LD.CC: GateALU: GatePC:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 16              | 35              | LD.MDR: IR:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                 |                 | LD.IR:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 50              |                 | LD.REG: 1 MDR: DRMUX:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 30              | 50              | BUS: x0001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 57              | 1               | PC: IR: GateALU:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 37              | 1               | BUS: x0003                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                 | 22              | ADDR1MUX: ADDR2MUX:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|                 | 23              | LD.PC: 1 PC: x3008 PCMUX: ADDER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |

What is stored in C at the end of execution for the specific operands given in memory locations A and B?

Actually, the program was written by a student, so as expected, he did not get it quite right. Almost, but not quite! Your final task on this problem is to examine the code, figure out what the student was trying to

259

do, and point out where he messed up and how you would fix it. It is not necessary to write any code, just explain briefly how you would fix it. What was the student trying to do?

How did the student mess up?

How would you fix his program?

7.34 It is often useful to find the midpoint between two values. For this problem, assume A and B are both even numbers, and A is less than B. For example, if A = 2 and B = 8, the midpoint is 5. The following program finds the midpoint of two even numbers A and B by continually incrementing the smaller number and decrementing the larger number. You can assume that A and B have been loaded with values before this program starts execution.

Your job: Insert the missing instructions.

★7.35 The program stored in memory locations x3000 to x3007 loads a value from memory location x3100, then does some processing, and then stores a result in memory location x3101. Following is an incomplete specification of the program. Your job: Complete the specification of the program.

| Address | Contents             | Assembly code  |
|---------|----------------------|----------------|
| x3000   | 0101 001 001 1 00000 | AND R1, R1, #0 |
| x3001   | 0010 000             | LD R0, x3100   |
| x3002   | 0000 110 000000011   | BRnz x3006     |
| x3003   | 0001                 | ADD            |
| x3004   |                      |                |
| x3005   | 0000 111             |                |
| x3006   | 0011 001             | ST R1, x3101   |
| x3007   | 1111 0000 0010 0101  | HALT           |

To help you in this process, we have taken a snapshot of part of the state of the machine before the first instruction executes and at several instruction boundaries thereafter, that is, after a number of instructions executed. Part of the snapshot is shown below. Your job is to complete the snapshot. Note that the program enters the TRAP x25 service routine after executing 17 instructions. Therefore, some instructions must execute more than once.

Note that in the following table, some entries are designated xxxx. You do not have to fill in those entries. Also, you can ignore snapshots for any instructions that are not listed in the table.

| Instruction # | PC    | MAR  | MDR   | R0    | R1   |
|---------------|-------|------|-------|-------|------|
| Initial       | x3000 | XXXX | XXXX  | XXXX  | XXXX |
| 1             | x3001 | XXXX | XXXX  | XXXX  |      |
| 2             | x3002 |      |       |       |      |
| 3             | x3003 | XXXX | XXXX  |       |      |
| 4             | x3004 |      | x1240 |       |      |
| 5             | x3005 | XXXX | XXXX  | x0002 |      |
| 9             | x3005 | XXXX | XXXX  | x0001 |      |
| 13            | x3005 | XXXX | XXXX  | x0000 |      |
| 14            | x3002 | XXXX | XXXX  |       |      |
| 15            | x3006 | XXXX | XXXX  |       |      |
| 16            | x3007 |      |       |       |      |
| 17            | XXXX  | XXXX | XXXX  |       |      |

**7.36** The modulo operator (A mod B) is the remainder one gets when dividing A by B. For example, 10 mod 5 is 0, 12 mod 7 is 5.

The following program is supposed to perform A mod B, where A is in x3100 and B is in x3101. The result should be stored at location x3200. However, the programmer made a serious mistake, so the program does not work. You can assume that A and B are both positive integers.

```
; Line 1
         .ORIG x3000
                             ; 2
         LD R3, L2
                             ; 3
         LDR RO, R3, #0
         LDR R1, R3, #1
         NOT R2, R1
         ADD R2, R2, #1
                             : 6
L1
         ADD RO, RO, R2
                             ; 8
         BRzp L1
         ADD RO, RO, R1
                             ; 9
         ST RO, L3
                             : 10
                             : 11
         HALT
L2
         .FILL x3100
                             : 12
                             ; 13
L3
         .FILL x3200
         .END
                             : 14
```

After the instruction at line 6 has executed, what are the contents of R0, R1, and R2? *Note:* The correct answer in each case is one of the following: A, -A, B, -B, 0, 1, -1.

There is a bug in the program. What line is it in, and what should the correct instruction be?

★7.37 During the processing of an LC-3 program by the data path we have been using in class, the computer stops due to a breakpoint set at x3000. The contents of certain registers and memory locations at that time are as follows:

R2 through R7: x0000 M[x3000]: x1263 M[x3003]: x0000

The LC-3 is restarted and executes exactly four instructions. To accomplish this, a number of clock cycles are required. In 15 of those clock cycles, the bus must be utilized. The following table lists those 15 clock cycles in sequential order, along with the values that are gated onto the LC-3 bus in each.

|       | BUS   |
|-------|-------|
| 1st:  | x3000 |
| 2nd:  | x1263 |
| 3rd:  | x009A |
| 4th:  | x3001 |
| 5th:  | xA000 |
| 6th:  |       |
| 7th:  |       |
| 8th:  |       |
| 9th:  |       |
| 10th: |       |
| 11th: |       |
| 12th: |       |
| 13th: | x3003 |
| 14th: | x1263 |
| 15th: | x009D |
|       | l l   |

Fill in the missing entries above.

What are the four instructions that were executed?

What are the contents of R0 and R1 after the four instructions execute?

#### CHAPTER

# 8

#### **Data Structures**

p to now, each item of information we have processed with the computer has been a single value—either an integer, a floating point number, or an ASCII character. The real world is filled with items of information far more complex than simple, single numbers. A company's organization chart and a list of items arranged in alphabetical order are two examples. We call these complex items of information *abstract data types*, or more colloquially *data structures*. In this chapter, we will study three abstract data types: stacks, queues, and character strings. We will write programs to solve problems that require expressing information according to its structure. There are other abstract data types to be sure, but we will leave those for Chapter 15, after we have introduced you to the C programming language.

Before we get to stacks, queues, and character strings, however, we introduce a new concept that will prove very useful in manipulating data structures: *subroutines*, or what is also called *functions*.

#### 8.1 Subroutines

It is often useful to be able to invoke a program fragment multiple times within the same program without having to specify its details in the source program each time it is needed. Also, in the real world of computer software development, it is often (usually?) the case that one software engineer writes a program that requires such fragments and another software engineer writes the fragments.

Or, one might require a fragment that has been supplied by the manufacturer or by some independent software supplier. It is almost always the case that collections of such fragments are available to user programmers to free them from having to write their own. These collections are referred to as *libraries*. An example is the Math Library, which consists of fragments that compute such functions as **square root**, **sine**, and **arctangent**. In fact, because the Math Library exists, user programmers can get the computer to compute those functions without even having to know how to write a program fragment to do it!

For all of these reasons, it is good to have a way to use program fragments efficiently. Such program fragments are called *subroutines*, or alternatively, *procedures*, or in C terminology, *functions*.

Figure 8.1 provides a simple illustration of a part of a program—call it "piece-of-code-A"—containing fragments that must be executed multiple times within piece-of-code-A. Figure 8.1 will be studied in detail in Chapter 9, but for now,

```
01
    START
            ST
                     R1.SaveR1
                                  ; Save registers needed
02
             ST
                      R2, SaveR2
                                   ; by this routine
03
             ST
                      R3.SaveR3
04
    ;
05
             LD
                      R2.Newline
06
    L1
             LDI
                      R3.DSR
07
                      L1
                                   ; Loop until monitor is ready
             BRzp
80
             STI
                      R2,DDR
                                   ; Move cursor to new clean line
09
    ;
             LEA
                      R1, Prompt
0Α
                                   ; Starting address of prompt string
0B
    Loop
             LDR
                      RO,R1,#0
                                   ; Write the input prompt
00
             BRz
                                   ; End of prompt string
                      Input
0 D
    L2
             LDI
                      R3,DSR
0 E
                                   ; Loop until monitor is ready
             BRzp
                      L2
0 F
             STI
                      RO,DDR
                                   ; Write next prompt character
10
             ADD
                      R1,R1,#1
                                   ; Increment prompt pointer
11
             BRnzp
                                   ; Get next prompt character
                      Loop
12
13
    Input
             LDI
                      R3, KBSR
                                   ; Poll until a character is typed
14
             BRzp
                      Input
15
             LDI
                      RO, KBDR
                                   ; Load input character into RO
16
    L3
             LDI
                      R3,DSR
17
                      L3
             BRzp
                                   ; Loop until monitor is ready
18
             STI
                      RO,DDR
                                   ; Echo input character
19
1A
    L4
             LDI
                      R3.DSR
1B
             BRzp
                      L4
                                   ; Loop until monitor is ready
1C
             STI
                      R2,DDR
                                   ; Move cursor to new clean line
1 D
             LD
                      R1, SaveR1
                                   ; Restore registers
1E
             LD
                      R2, SaveR2
                                   ; to original values
1 F
             LD
                      R3, SaveR3
20
             JMP
                      R7
                                   ; Do the program's next task
21
22
    SaveR1
             .BLKW
                     1
                                   ; Memory for registers saved
23
    SaveR2
             .BLKW
                     1
24
    SaveR3
             .BLKW
                     1
25
    DSR
             .FILL
                     xFE04
26
   DDR
             .FILL
                     xFE06
27
   KBSR
             .FILL
                     xFE00
28
   KBDR
             .FILL
                     xFE02
29
    Newline .FILL
                     x000A
                                   ; ASCII code for newline
2A
             .STRINGZ ''Input a character>''
    Prompt
```

Figure 8.1 Instruction sequence (Piece-of-code-A) we will study in detail in Chapter 9.

let's ignore everything about it except the three-instruction sequences starting at symbolic addresses L1, L2, L3, and L4.

Each of these four 3-instruction sequences does the following:

Each of the four instances uses a different label (L1, L2, L3, L4), but that is not a problem since in each instance the only purpose of the label is to branch back from the BRzp instruction to the LDI instruction.

Two of the four program fragments store the contents of R0 and the other two store the contents of R2, but that is easy to take care of, as we will see. The main point is that, aside from the small nuisance of which register is being used for the source of the STI instruction, the four program fragments do exactly the same thing, and it is wasteful to require the programmer to write the code four times. The subroutine call/return mechanism enables the programmer to write the code only once.

#### 8.1.1 The Call/Return Mechanism

The call/return mechanism allows us to execute this one three-instruction sequence multiple times by requiring us to include it as a subroutine in our program only once.

Figure 8.2 shows the instruction execution flow for a program with and without subroutines.

Note in Figure 8.2 that without subroutines, the programmer has to provide the same code A after X, after Y, and after Z. With subroutines, the programmer



Figure 8.2 Instruction execution flow with/without subroutines.

has to provide the code A only once. The programmer uses the call/return mechanism to direct the computer each time via the **call instruction** to the code A, and after the computer has executed the code A, to the **return instruction** to the proper next instruction to be executed in the program.

We refer to the program that contains the call as the *caller*, and the subroutine that contains the return as the *callee*.

The call/return mechanism consists of two instructions. The first instruction **JSR(R)** is in the caller program and does two things: It loads the PC with the starting address of the subroutine and it loads R7 with the address immediately after the address of the JSR(R) instruction. The address immediately after the address of the JSR(R) instruction is the address to come back to after executing the subroutine. We call the address we come back to the *return linkage*. The second instruction **JMP R7** is the last instruction in the subroutine (i.e., in the callee program). It loads the PC with the contents of R7, the address just after the address of the JSR instruction, completing the round trip flow of control from the caller to the callee and back.

#### 8.1.2 JSR(R)—The Instruction That Calls the Subroutine

The LC-3 specifies one control instruction for calling subroutines; its opcode is **0100**. The instruction uses one of two addressing modes for computing the starting address of the subroutine, PC-relative addressing or Base Register addressing. The LC-3 assembly language provides two different mnemonic names for the opcode, JSR and JSRR, depending on which addressing mode is used.

The JSR(R) instruction does two things. Like all control instructions, it loads the PC, overwriting the incremented PC that was loaded during the FETCH phase of the JSR(R) instruction. In this case the starting address of the subroutine is computed and loaded into the PC. The second thing the JSR(R) instruction does is save the return address in R7. The return address is the incremented PC, which is the address of the instruction following the JSR(R) instruction in the calling program.

The JSR(R) instruction consists of three parts.

| 15 | 14  | 13 | 12 | 11 | 10 | 9    | 8    | 7    | 6    | 5    | 4  | 3 | 2 | 1 | 0 |
|----|-----|----|----|----|----|------|------|------|------|------|----|---|---|---|---|
|    | Opc | Α  |    |    | Ac | ldre | ss e | valu | atio | n bi | ts |   |   |   |   |

Bits [15:12] contain the opcode, 0100. Bit [11] specifies the addressing mode, the value 1 if the addressing mode is PC-relative, and the value 0 if the addressing mode is Base Register addressing. Bits [10:0] contain information that is used to obtain the starting address of the subroutine. The only difference between JSR and JSRR is the addressing mode that is used for evaluating the starting address of the subroutine.

*JSR* The JSR instruction computes the target address of the subroutine by sign-extending the 11-bit offset (bits [10:0]) of the instruction to 16 bits and adding that to the incremented PC. This addressing mode is almost identical to the addressing

mode of another control instruction, the BR instruction, except eleven bits of PCoffset are used, rather than nine bits as is the case for BR.

If the following JSR instruction is stored in location x4200, its execution will cause the PC to be loaded with x3E05 (i.e., xFC04 + x4201) and R7 to be loaded with x4201.

**JSRR** The JSRR instruction is exactly like the JSR instruction except for the addressing mode. **JSRR** obtains the starting address of the subroutine in exactly the same way the JMP instruction does; that is, bits [8:6] identify the Base Register, that contains the address to be loaded into the PC.

If the following JSRR instruction is stored in location x420A, and if R5 contains x3002, the execution of the JSRR will cause R7 to be loaded with x420B and the PC to be loaded with x3002.

*Question:* What important feature does the JSRR instruction provide that the JSR instruction does not provide?

|        | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|----|----|----|----|----|----|---|---|------|---|---|---|---|---|---|---|
|        | 0  | 1  | 0  | 0  | 0  | 0  | 0 | 1 | 0    | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| ISRR A |    |    |    |    |    |    |   | B | lase | R |   |   |   |   |   |   |



#### 8.1.3 Saving and Restoring Registers

We have known for a long time that every time an instruction loads a value into a register, the value that was previously in that register is lost. Thus, we need to save the value in a register

- if that value will be destroyed by some subsequent instruction, and
- if we will need it after that subsequent instruction.

This can be a problem when dealing with subroutines.

Let's examine again the piece of code in Figure 8.1. Suppose this piece of code is a subroutine called by the instruction JSR START in some caller program, which we will call CALLER.

Suppose before CALLER executes JSR START, it computes values that it loads into R1, R2, and R3. In our subroutine starting at START, the instruction on line 05 loads a value into R2, the instruction on line 06 loads a value into R3, and the instruction on line 0A loads a value into R1. What would happen if CALLER needed those values after returning from the subroutine that begins at START? Too bad! Since the subroutine destroyed the values in R1, R2, and R3 by executing the instructions in lines 05, 06, and 0A, those values are lost to CALLER when it resumes execution after the JMP R7 instruction on line 20 of the subroutine. Of course, this is unacceptable.

We prevent it from happening during the first part of our subroutine, that is, during initialization. In lines 01, 02, and 03, the contents of R1, R2, and R3

are stored in memory locations SaveR1, SaveR2, and SaveR3. Three locations in the subroutine (lines 22, 23, and 24) have been set aside for the purpose of saving those register values. And, in lines 1D, 1E, and 1F (just before the JMP R7 instruction), the values stored there are put back into R1, R2, and R3. That is, before the subroutine uses R1, R2, and R3 for its own use, the subroutine **saves** the values put there by the calling program. And, before the subroutine returns to the calling program, those values are put back (i.e., **restored**) where the calling program has a right to expect them.

We call this technique *callee save* because the subroutine (i.e., the callee) saves and restores the registers. It makes sense to have the subroutine save the registers because the subroutine knows which registers it needs to do the work of the subroutine. There really is no reason to burden the person writing the caller program to know which registers the subroutine needs.

We could of course have the caller program save all the registers before JSR START, and then the subroutine would not have to bother saving any of them. Some programs do that, and in fact, some ISAs have JSR instructions that do that as part of the execution of the JSR instruction. But if we wish to eliminate unnecessary saves and restores, we can do so in this case by having the callee save only the registers it needs.

We should also point out that since JMP START loads the return linkage in R7, whatever was in R7 is destroyed by the execution of the JMP START instruction. Therefore, if the calling program had stored a value in R7 before calling the subroutine at START, and it needed that value after returning from the subroutine, the caller program would have to save and restore R7. Why should the caller program save and restore R7? Because the caller program knows that the contents of R7 will be destroyed by execution of JMP START. We call this *caller save* because the calling program saves and restores the register value.

The message is this: If a value in a register will be needed after something else is stored in that register, we must *save* it before something else happens and *restore* it before we can subsequently use it. We save a register value by storing it in memory; we restore it by loading it back into the register.

The save/restore problem can be handled either by the calling program before the JSR occurs or by the subroutine. We will see in Section 9.3 that the same problem exists for another class of calling/called routines, those due to system calls.

In summary, we use the term *caller save* if the calling program handles the problem. We use the term *callee save* if the called program handles the problem. The appropriate one to handle the problem is the one that knows which registers will be destroyed by subsequent actions.

The callee knows which registers it needs to do the job of the called program. Therefore, before it starts, it saves those registers with a sequence of stores. After it finishes, it restores those registers with a sequence of loads. And it sets aside memory locations to save those register values.

The caller knows what damage will be done by instructions under its control. It knows that each instance of a JSR instruction will destroy what is in R7. So, before the JSR instruction is executed, R7 is saved. After the caller program resumes execution (upon completion of the subroutine), R7 is restored.

#### 8.1.4 Library Routines

We noted early in this section that there are many uses for the call/return mechanism, among them the ability of a user program to call library subroutines that are usually delivered as part of the computer system. Libraries are provided as a convenience to the user programmer. They are legitimately advertised as *productivity enhancers* since they allow the application programmer to use them without having to know or learn much of their inner details. For example, it is often the case that a programmer knows what a square root is (we abbreviate **SQRT**), may need to use sqrt(x) for some value x, but does not have a clue as to how to write a program to perform sqrt, and probably would rather not have to learn how.

A simple example illustrates the point: We have lost our key and need to get into our apartment. We can lean a ladder up against the wall so that the ladder touches the bottom of our open window, 24 feet above the ground. There is a 10-foot flower bed on the ground along the edge of the wall, so we need to keep the base of the ladder outside the flower bed. How big a ladder do we need so that we can lean it against the wall and climb through the window? Or, stated less colorfully: If the sides of a right triangle are 24 feet and 10 feet, how big is the hypotenuse (see Figure 8.3)?



Figure 8.3 Solving for the length of the hypotenuse.

We remember from high school that Pythagoras answered that one for us:

$$c^2 = a^2 + b^2$$

Knowing a and b, we can easily solve for c by taking the square root of the sum of  $a^2$  and  $b^2$ . Taking the sum is not hard—the LC-3 ADD instruction can do that job. The square is also not hard; we can multiply two numbers by a sequence of additions. But how does one get the square root? The structure of our solution is shown in Figure 8.4.

The subroutine SQRT has yet to be written. If it were not for the Math Library, the programmer would have to pick up a math book (or get someone to do it for him/her), check out the Newton-Raphson method, and produce the missing subroutine.

```
01
02
                  . . .
03
                           RO.SIDE1
                  LD
04
                  BRz
                           S1
05
                           SQUARE
                  JSR
                           R1,R0,#0
06
        S1
                  ADD
07
                  LD
                           RO.SIDE2
08
                  BRz
                           S2
09
                  JSR
                           SOUARE
0 A
        S2
                           RO.RO.R1
                  ADD
0B
                  JSR
                           SORT
00
                  ST
                           RO, HYPOT
00
                           NEXT_TASK
                  BRnzp
0 E
        SQUARE
                           R2,R0,#0
                 ADD
0 F
                           R3,R0,#0
                  ADD
10
                           R2,R2,#-1
        AGAIN
                  ADD
11
                  BR7
                           DONE
12
                           RO.RO.R3
                  ADD
13
                 BRnzp
                           AGAIN
14
        DONE
                  RET
15
                                     : R0 <-- SQRT(R0)
        SQRT
16
17
                                       How do we write this subroutine?
18
19
1A
                  RFT
1B
        SIDE1
                  .BLKW
                           1
1C
        SIDE2
                  .BLKW
                           1
1 D
        HYPOT
                           1
                  .BLKW
1E
1 F
```

Figure 8.4 A program fragment to compute the hypotenuse of a right triangle.

However, with the Math Library, the problem pretty much goes away. Since the Math Library supplies a number of subroutines (including SQRT), the user programmer can continue to be ignorant of the likes of Newton-Raphson. The user still needs to know the label of the target address of the library routine that performs the square root function, where to put the argument x, and where to expect the result SQRT(x). But these are easy conventions that can be obtained from the documentation associated with the Math Library.

If the library routine starts at address SQRT, and the argument is provided in R0 to the library routine, and the result is obtained in R0 from the library routine, Figure 8.4 reduces to Figure 8.5.

Two things are worth noting:

- Thing 1—The programmer no longer has to worry about how to compute the square root function. The library routine does that for us.
- Thing 2—The pseudo-op .EXTERNAL. We already saw in Section 7.4.2 that this pseudo-op tells the assembler that the label (SQRT), which is needed to assemble the .FILL pseudo-op in line 19, will be supplied by some other program fragment (i.e., module) and will be combined with this program

```
01
02
03
                  .EXTERNAL SQRT
04
05
                           RO.SIDE1
06
                  ΙD
07
                  BRz
                           S1
08
                  JSR
                           SQUARE
09
        S1
                           R1.R0.#0
                  ADD
0 A
                  I D
                           RO,SIDE2
0B
                  BRz
                           S2
00
                  JSR
                           SQUARE
0.0
        S2
                  ADD
                           RO, RO, R1; RO contains argument x
0 E
                                      ; BASE contains starting address of SQRT routine
                  LD
                           R4,BASE
0 F
                  JSRR
                           R4
                           RO, HYPOT
10
                  ST
11
                  BRnzp
                           NEXT_TASK
12
        SOUARE
                           R2, R0, #0
                 ADD
13
                  ADD
                           R3, R0, #0
14
        AGAIN
                           R2.R2.#-1
                  ADD
15
                  BRz
                           DONE
                  ADD
                           R0, R0, R3
16
17
                  BRnzp
                           AGAIN
18
        DONE
                  RET
19
                           SORT
        BASE
                  .FILL
1A
        SIDE1
                  .BLKW
                           1
1B
        SIDE2
                  .BLKW
                           1
1C
        HYPOT
                  .BLKW
                           1
1 D
                  . . .
1E
```

Figure 8.5 The program fragment of Figure 8.4, using a library routine.

fragment (i.e., module) when the *executable image* is produced. The executable image is the binary module that actually executes. The executable image is produced at *link* time.

This notion of combining multiple modules at link time to produce an executable image is the normal case. Figure 8.6 illustrates the process. You will see concrete examples of this when we work with the programming language C in the second half of this course.

Most application software requires library routines from various libraries. It would be very inefficient for the typical programmer to produce all of them—assuming the typical programmer were able to produce such routines in the first place. We have mentioned routines from the Math Library. There are also a number of preprocessing routines for producing *pretty* graphic images. There are other routines for a number of other tasks where it would make no sense at all to have the programmer write them from scratch. It is much easier to require only (1) appropriate documentation so that the interface between the library routine and the program that calls that routine is clear, and (2) the use of the proper pseudo-ops such as .EXTERNAL in the source program. The linker can then produce an executable image at link time from the separately assembled modules.



Figure 8.6 An executable image constructed from multiple files.

## 8.2 The Stack

Now we are ready to study some data structures. The first and most important data structure is the stack.

## 8.2.1 The Stack—An Abstract Data Type

Throughout your future interaction with computers (whether writing software or designing hardware), you will encounter again and again the storage mechanism known as a *stack*. Stacks can be implemented in many different ways, and we will get to that momentarily. But first, it is important to know that the concept of a stack has nothing to do with how it is implemented. The concept of a stack is the specification of how it is to be *accessed*. That is, the defining notion of a stack is that the **last** thing you stored in the stack is the **first** thing you remove from it. That is what makes a stack different from everything else in the world. Simply put: Last In, First Out, or LIFO.



In the terminology of computer programming languages, we say the stack is an example of an *abstract data type*. That is, an abstract data type is a storage mechanism that is defined by the operations performed on it and not at all by the specific manner in which it is implemented. In this section, you will see stacks implemented as sequential locations in memory.

## 8.2.2 Two Example Implementations

A coin holder in the armrest next to the driver of an automobile is an example of a stack. The first quarter you take to pay the highway toll is the last quarter you added to the stack of quarters. As you add quarters, you push the earlier quarters down into the coin holder.

Figure 8.7 shows the behavior of a coin holder. Initially, as shown in Figure 8.7a, the coin holder is empty. The first highway toll is 75 cents, and you give the toll collector a dollar. He gives you 25 cents change, a 1995 quarter, which you insert into the coin holder. The coin holder appears as shown in Figure 8.7b.



Figure 8.7 A coin holder in an automobile armrest—example of a stack.

There are special terms for the insertion and removal of elements from a stack. We say we *push* an element onto the stack when we insert it. We say we *pop* an element from the stack when we remove it.

The second highway toll is \$4.25, and you give the toll collector \$5.00. She gives you 75 cents change, which you insert into the coin holder: first a 1982 quarter, then a 1998 quarter, and finally, a 1996 quarter. Now the coin holder is as shown in Figure 8.7c. The third toll is 50 cents, and you remove (pop) the top two quarters from the coin holder: the 1996 quarter first and then the 1998 quarter. The coin holder is then as shown in Figure 8.7d.

The coin holder is an example of a stack, **precisely** because it obeys the LIFO requirement. Each time you insert a quarter, you do so at the top. Each time you remove a quarter, you do so from the top. The last coin you inserted is the first coin you remove. Therefore, it is a stack.

Another implementation of a stack, sometimes referred to as a computer hardware stack, is shown in Figure 8.8. Its behavior resembles that of the coin holder we just described. It consists of some number of hardware registers, each of which can store a value. The example of Figure 8.8 contains five registers. As each value is added to the stack or removed from the stack, the values **already** on the stack **move.** 



Figure 8.8 A stack, implemented in hardware—data entries move.

In Figure 8.8a, the stack is initially shown as empty. Access is always via the first element, which is labeled TOP. If the value 18 is pushed onto the stack, we have Figure 8.8b. If the three values 31, 5, and 12 are pushed (in that order), the result is as shown in Figure 8.8c. Finally, if two values are popped from the stack, we have Figure 8.8d. A distinguishing feature of the stack of Figure 8.8 is that, like the quarters in the coin holder, as each value is added or removed, all the other values already on the stack move.

## 8.2.3 Implementation in Memory

By far the most common implementation of a stack in a computer is as shown in Figure 8.9. This stack consists of a sequence of memory locations along with a mechanism, called the *stack pointer*, which keeps track of the **top** of the stack. We use R6 to contain the address of the top of the stack. That is, in the LC-3, R6 is the stack pointer.



Figure 8.9 A stack, implemented in memory—data entries do not move.

In Figure 8.9, five memory locations (x3FFF to x3FFB) are provided for the stack. The actual locations comprising the stack at any single instant of time are the consecutive locations from x3FFF to the location specified in R6, that is, the top of the stack. For example, in Figure 8.9c, the stack consists of the contents of locations x3FFF, x3FFE, x3FFD, and x3FFC.

Figure 8.9a shows an initially empty stack. Since there are no values on the stack, the stack pointer contains the address x4000, the address of the memory location just after the memory locations reserved for the stack. Why this makes sense will be clear after we show the actual code for pushing values onto and popping values off of the stack. Figure 8.9b shows the stack after pushing the value 18. Note that the stack pointer contains the address x3FFF, which is the new top of the stack.

Figure 8.9c shows the stack after pushing the values 31, 5, and 12, in that order. Note that the values inserted into the stack are stored in memory locations having decreasing addresses. We say the stack *grows toward zero*. Finally, Figure 8.9d shows the stack after popping the top two elements off the stack.

Note that those two elements (the values 5 and 12) that were popped are still present in memory locations x3FFD and x3FFC. However, as we will see momentarily, those values 5 and 12 cannot be accessed from memory, as long as **every** access to memory is controlled by the stack mechanism.

Note also that, unlike the coin holder and computer hardware stack implementations discussed in the previous section, when values are pushed and popped to and from a stack implemented in sequential memory locations, the data already stored on the stack **does not physically move**.

**Push** We push a value onto the stack by executing the two-instruction sequence

In Figure 8.9a, R6 contains x4000, indicating that the stack is empty. To push the value 18 onto the stack, we decrement R6, the stack pointer, so the address in R6 (i.e., address x3FFF) corresponds to the location where we want to store the value we are pushing onto the stack. The actual push is done by first loading 18 into R0, and then executing STR R0,R6,#0. This stores the contents of R0 into memory location x3FFF.

That is, to push a value onto the stack, we first load that value into R0. Then we decrement R6, which contained the previous top of the stack. Then we execute STR R0,R6,#0, which stores the contents of R0 into the memory location whose address is in R6.

The three values 31, 5, and 12 are pushed onto the stack by loading each in turn into R0 and then executing the two-instruction sequence. In Figure 8.9c, R6 (the stack pointer) contains x3FFC, indicating that the top of the stack is location x3FFC and that 12 was the last value pushed.

**Pop** To pop a value from the stack, the value is read and the stack pointer is incremented. The following two-instruction sequence

pops the value contained in the top of the stack and loads it into R0. The stack pointer (R6) is incremented to indicate that the old value at the top of the stack has been popped and is no longer on the stack, and we have a new value at the top of the stack.

If the stack were as shown in Figure 8.9c and we executed the sequence twice, we would pop two values from the stack. In this case, we would first remove the 12, and then the 5. Assuming the purpose of popping two values is to use those two values, we would, of course, have to move the 12 from R0 to some other location before calling POP a second time.

Note that after 12 and 5 are popped, R6 contains x3FFE, indicating that 12 and 5 are no longer on the stack and that the top of the stack is 31. Figure 8.9d shows the stack after that sequence of operations.

Note that the values 12 and 5 are still stored in memory locations x3FFD and x3FFC, respectively. However, since the stack requires that we push by executing the PUSH sequence and pop by executing the POP sequence, we cannot read the values 12 and 5 if we obey the rules. The fancy name for "the rules" is the *stack protocol*.

*Underflow* What happens if we now attempt to pop three values from the stack? Since only two values remain on the stack, we would have a problem. Attempting to pop items that have not been previously pushed results in an *underflow* situation. In our example, we can test for underflow by comparing the stack pointer with x4000, which would be the contents of R6 if there were nothing left on the stack to pop. If UNDERFLOW is the label of a routine that handles the underflow condition, our resulting POP sequence would be

```
POP
         LD
                  R1.EMPTY
         ADD
                  R2.R6.R1
                                 : Compare stack
         BRz
                  UNDERFLOW
                                 ; pointer with x4000.
         LDR
                  RO,R6,#0
         ADD
                  R6,R6,#1
         RET
EMPTY
         .FILL
                  xC000
                                 ; EMPTY <-- negative of x4000
```



Figure 8.10 POP routine, including test for underflow.

Rather than have the POP routine immediately jump to the UNDERFLOW routine if the POP is unsuccessful, it is often useful to have the POP routine return to the calling program with the underflow information contained in a register. We will use R5 to provide success/failure information. Figure 8.10 is a flowchart showing how the POP routine could be augmented, using R5 to report this success/failure information.

Upon return from the POP routine, the calling program would examine R5 to determine whether the POP completed successfully (R5 = 0), or not (R5 = 1).

Note that since the POP routine reports success or failure in R5, whatever was stored in R5 **before** the POP routine was called is lost. Thus, it is the job of the calling program to save the contents of R5 before the JSR instruction is executed if the value stored there will be needed later. Recall from Section 8.1.3 that this is an example of a caller-save situation.

The resulting POP routine is shown in the following instruction sequence.

| POP     | AND   | R5,R5,#0 |   |       |   |        |
|---------|-------|----------|---|-------|---|--------|
|         | LD    | R1,EMPTY |   |       |   |        |
|         | ADD   | R2,R6,R1 |   |       |   |        |
|         | BRz   | Failure  |   |       |   |        |
|         | LDR   | RO,R6,#0 |   |       |   |        |
|         | ADD   | R6,R6,#1 |   |       |   |        |
|         | RET   |          |   |       |   |        |
| Failure | ADD   | R5,R5,#1 |   |       |   |        |
|         | RET   |          |   |       |   |        |
| EMPTY   | .FILL | xC000    | , | EMPTY | < | -x4000 |

**Overflow** What happens when we run out of available space and we try to push a value onto the stack? Since we cannot store values where there is no space, we have an *overflow* situation. We can test for overflow by comparing the stack pointer with (in the example of Figure 8.9) x3FFB. If they are equal, we have no place to push another value onto the stack. If OVERFLOW is the label

of a routine that handles the overflow condition, our resulting PUSH sequence would be

```
PUSH
            LD
                      R1,MAX
            ADD
                      R2, R6, R1
            BR7
                      OVERFLOW
            ADD
                      R6, R6, #-1
            STR
                      RO.R6.#0
            RET
MAX
             .FILL
                     xC005
                                      ; MAX <-- negative of x3FFB
```

In the same way that it is useful to have the POP routine return to the calling program with success/failure information, rather than immediately jumping to the UNDERFLOW routine, it is useful to have the PUSH routine act similarly.

We augment the PUSH routine with instructions to store 0 (success) or 1 (failure) in R5, depending on whether or not the push completed successfully. Upon return from the PUSH routine, the calling program would examine R5 to determine whether the PUSH completed successfully (R5 = 0) or not (R5 = 1).

Note again that since the PUSH routine reports success or failure in R5, we have another example of a caller-save situation. That is, since whatever was stored in R5 before the PUSH routine was called is lost, it is the job of the calling program to save the contents of R5 before the JSR instruction is executed if the value stored in R5 will be needed later.

The resulting PUSH routine is shown in the following instruction sequence.

```
PUSH
            AND
                      R5.R5.#0
            LD
                      R1.MAX
                      R2, R6, R1
            ADD
                      Failure
            BRz
                      R6, R6, #-1
            ADD
             STR
                      RO,R6,#0
            RET
Failure
            ADD
                      R5.R5.#1
            RET
MAX
             .FILL
                      xC005
                                      : MAX <-- -x3FFB
```

## 8.2.4 The Complete Picture

The POP and PUSH routines allow us to use memory locations x3FFF through x3FFB as a five-entry stack. If we wish to push a value onto the stack, we simply load that value into R0 and execute JSR PUSH. To pop a value from the stack into R0, we simply execute JSR POP. If we wish to change the location or the size of the stack, we adjust BASE and MAX accordingly.

Before leaving this topic, we should be careful to clean up an important detail that we discussed in Section 8.1.3. The subroutines PUSH and POP make use of R1 and R2, and there is no reason why the calling program would know that.

Therefore, it is the job of the subroutine (callee save) to save R1 and R2 before using them, and to restore them before returning to the calling program.

The PUSH and POP routines also write to R5. But, as we have already pointed out, the calling program knows that the subroutine will report success or failure in R5, so it is the job of the calling program to save R5 before executing the JSR instruction if the value stored in R5 will be needed later. As discussed in Section 8.1.3, this is an example of caller save.

The final code for our PUSH and POP operations is shown in Figure 8.11.

```
01
     : Subroutines for carrying out the PUSH and POP functions.
02
03
     ; program works with a stack consisting of memory locations x3FFF
     ; through x3FFB. R6 is the stack pointer.
04
05
     POP
06
                      AND
                               R5, R5, #0
                                               ; R5 <-- success
07
                      ST
                               R1.Save1
                                               : Save registers that
08
                      ST
                               R2, Save 2
                                               : are needed by POP
                               R1, EMPTY
09
                      LD
                                               ; EMPTY contains -x4000
0B
                      ADD
                               R2.R6.R1
                                               ; Compare stack pointer to x4000
00
                               fail_exit
                      BRz
                                               ; Branch if stack is empty
0 D
     ;
0 E
                      LDR
                               RO.R6.#0
                                               : The actual "pop"
                               R6, R6, #1
0 F
                      ADD
                                                ; Adjust stack pointer
10
                      BRnzp
                               success_exit
11
12
     PUSH
                      AND
                               R5.R5.#0
13
                      ST
                               R1.Save1
                                               : Save registers that
14
                      ST
                               R2.Save2
                                               ; are needed by PUSH
15
                      LD
                               R1, FULL
                                               ; FULL contains -x3FFB
16
                      ADD
                               R2,R6,R1
                                               ; Compare stack pointer to x3FFB
17
                                               : Branch if stack is full
                      BRz
                               fail_exit
18
     ;
19
                      ADD
                               R6.R6.#-1
                                               : Adjust stack pointer
1A
                      STR
                               RO.R6.#0
                                               ; The actual "push"
1B
                      LD
                               R2, Save 2
                                               ; Restore original
     success_exit
1C
                               R1, Save1
                      LD
                                               ; register values
1D
                      RET
1E
     fail_exit
1 F
                      LD
                               R2.Save2
                                               : Restore original
20
                               R1.Save1
                      LD
                                               : register values
21
                      ADD
                               R5, R5, #1
                                               : R5 <-- failure
22
                      RET
23
24
     EMPTY
                      .FILL
                               xC000
                                                ; EMPTY contains -x4000
25
     FULL
                      .FILL
                               xC005
                                                : FULL contains
                                                                 -x3FFB
26
     Save1
                      .FILL
                              x0000
27
     Save2
                      .FILL
                              x0000
```

Figure 8.11 The stack protocol.

# 8.3 Recursion, a Powerful Technique When Used Appropriately

Recursion is a mechanism for expressing a function *in terms of itself*. Some have referred to it as picking oneself up by one's bootstraps, since at first blush, it looks like magic—which, of course, it isn't.

When used appropriately, the expressive power of recursion is going to save us a lot of headaches. When used whimsically, recursion is going to require unnecessary activity, resulting in longer execution time and wasted energy.

The mechanism is so important that we will study it in greater detail later in the book after we have raised the level of abstraction to programming in a high-level language. However, since a critical concept needed to understand the implementation of recursion is the stack, which we have just studied, it is useful to show by means of examples just when using recursion is warranted and when using it is not a good idea.

We will examine two ill-advised uses of recursion. We will also examine a problem where using the expressive power of recursion is very helpful.

### 8.3.1 Bad Example Number 1: Factorial

The simplest example to illustrate recursion is the function **factorial**. The equation

$$n! = n * (n-1)!$$

says it all. We are expressing factorial in terms of factorial! How we can write a program to do this we will see momentarily.

Assume the subroutine FACT (Factorial) is supplied with a positive integer n in R0 and returns with the value n! in R0. (We will save 0! for an exercise at the end of the chapter.)

Figure 8.12 shows a pictorial view of the recursive subroutine. We represent the subroutine FACT as a hexagon, and inside the hexagon is another instance of the hexagon! We call the subroutine recursive because inside the FACT subroutine is an instruction JSR FACT.

The subroutine first tests to see if n = 1. If so, we are done, since (1)! = 1. It is important to emphasize that every recursive subroutine must have such an initial test to see if we should execute the recursive call. Without this test, the subroutine would call itself (JSR FACT) an infinite number of times! Clearly, that cannot be correct. The answer is to provide a test before the recursive JSR instruction. In the case of the subroutine FACT, if R0 is 1, we are done, since 1! = 1.

If n does not equal 1, we save the value in R1, so we can store n in R1, load R0 with n-1 and JSR FACT. When FACT returns with (n-1)! in R0, we multiply it by n (which was stored in R1), producing n!, which we load into R0, restore R1 to the value expected by the calling program, and RET.

If we assume the LC-3 has a MUL instruction, the basic structure of the FACT subroutine takes the following form:



Figure 8.12 Flowchart for a recursive FACTORIAL subroutine.

```
FACT
        ST
              R1, Save1
                        ; Callee save R1
        ADD
              R1.R0.#-1
                         : Test if R0=1
        BRz
              DONE
                          ; If RO=1, RO also contains (1)!, so we are done
              R1.R0.#0
                       ; Save n in R1, to be used after we compute (n-1)!
        ADD
        ADD
              RO,R1, \#-1; Set RO to n-1, and then call FACT
В
        JSR
                          ; On RET, RO will contain (n-1)!
              FACT
                          ; Multiply n times (n-1)!, yielding n! in RO
        MUL
              RO, RO, R1
DONE
        LD
              R1. Save1 : Callee restore R1
        RET
        .BIKW 1
Save1
```

Since the LC-3 does not have a MUL instruction, this will require another subroutine call, but we are ignoring that here in order to focus on the essence of recursion.

Unfortunately, the code we have written will not work. To see why it will not work, Figure 8.13 shows the flow of instruction execution as we would like it to be. The main program calls the subroutine with a JSR instruction at address A. This causes the code labeled #1 to execute. At address B, the subroutine FACT calls itself with the instruction JSR FACT. This causes the code labeled #2 to execute, and so forth.

Note that when the main program executes the instruction JSR FACT, the return linkage A+1 is saved in R7. In the block of code labeled #1, the instruction at address B (JSR FACT) stores its return linkage B+1 in R7, destroying A+1, so there is no way to get back to the main program. Bad! In fact, very, very bad!

We can solve this problem by pushing the address A+1 onto a stack before executing JSR FACT at address B. After we subsequently return to address B+1, we can then pop the stack and load the address A+1 into R7 before we execute the instruction RET back to the main program.



Figure 8.13 Execution flow for recursive FACTORIAL subroutines.

Also, note that the instruction ADD R1,R0,#0 in #1 loads the value n into R1, and in #2, the instruction ADD R1,R0,#0 loads the value n-1 into R1, thereby wiping out the value n that had been put there by the code in #1. Thus, when the instruction flow gets back to #1), where the value n is needed by the instruction MUL R0,R0,R1, it is no longer there. It was previously wiped out. Again, very, very bad!

We can solve this problem with a stack also. That is, instead of moving the value n to R1 before loading n-1 into R0, we push n onto the stack and then pop it when we need it after returning from the subroutine with (n-1)! in R0.

Finally, we note that the first instruction in our subroutine saves R1 in Save1 and the last instruction before the RET restores it to R1. We do this so that from the standpoint of the calling program, the value in R1 before the subroutine is the same as the value in R1 after the subroutine, even though the subroutine used R1 in performing its job. However, since our subroutine is recursive, when FACT is called by the JSR instruction at address B, R1 does not contain the value it had in the main program, but instead it has the value last stored in R1 by the ADD R1,R0,#0 instruction. Thus after the JSR FACT instruction is executed, the first instruction of the recursively called subroutine FACT will save that value, wiping out the value that the main program had stored in R1 when it called FACT.

We can solve this problem with a stack also. We simply replace the ST R1,Save1 with a push and LD R1,Save1 with a pop.

If we make these changes (and if the LC-3 had a MUL opcode), the recursive subroutine works as we would like it to. The resulting subroutine is shown in Figure 8.14 (with almost all instructions explained via comments):

```
FACT
           ADD
                 R6.R6.#-1
                 R1.R6.#0
            STR
                             ; Push Caller's R1 on the stack, so we can use R1.
;
            ADD
                 R1,R0,#-1
                             ; If n=1, we are done since 1! = 1
            BRz
                 NO_RECURSE
;
            ADD
                 R6.R6.#-1
            STR
                 R7.R6.#0
                             : Push return linkage onto stack
            ADD
                 R6.R6.#-1
                 RO,R6,#0
            STR
                             : Push n on the stack
;
            ADD
                 RO, RO, #-1
                              ; Form n-1, argument of JSR
В
            JSR
                 FACT
            LDR
                 R1.R6.#0
                             : Pop n from the stack
                 R6,R6,#1
            ADD
           MUL
                 RO, RO, R1
                             : form n*(n-1)!
;
                             ; Pop return linkage into R7
                 R7,R6,#0
            LDR
                 R6,R6,#1
            ADD
NO_RECURSE LDR
                 R1,R6,#0
                             ; Pop caller's R1 back into R1
            ADD
                 R6,R6,#1
            RET
```

Figure 8.14 The recursive subroutine FACT.



Figure 8.15 The stack during two instances of executing the FACTORIAL subroutine.

The main program calls FACT with R0 = n. The code in #1 executes, with JSR FACT being called with R0 = n-1. At this point, the stack contains the three entries pushed, as shown in Figure 8.15a. When the JSR FACT instruction in #3 executes, with R0 = n-3, the stack contains the nine entries as shown in Figure 8.15b.

The obvious question you should ask at this point is, "Why is this such a bad use of recursion, particularly when its representation n! = n \* (n-1)! is so elegant?" To answer this question, we first note how many instructions are executed and how much time is wasted pushing and popping elements off the stack. AND, the second question you should ask is, "Is there a better way to compute n!?"

Consider the alternative shown in Figure 8.16:

```
FACT
        ST
             R1, SAVE_R1
        ADD
             R1,R0,#0
        ADD
             RO,RO, #-1
        BRz
             DONE
AGAIN
        MUL
             R1,R1,R0
        ADD
             RO,RO,#-1
                         ; RO gets next integer for MUL
        BRnp AGAIN
DONE
        ADD
             RO,R1,#0
                         ; Move n! to RO
        LD
              R1.SAVE R1
        RET
SAVE_R1 .BLKW 1
```

Figure 8.16 Implementing FACT iteratively (i.e., without recursion).

## 8.3.2 Fibonacci, an Even Worse Example

Another bad use of recursion is to evaluate the Fibonacci number FIB(n). The Fibonacci numbers are defined for all non-negative integers as follows: FIB(0)=0, FIB(1)=1, and if n > 1, FIB(n) = FIB(n-1) + FIB(n-2). The expression is beautifully elegant, but the execution time is horrendous.

Figure 8.17 shows a pictorial view of the recursive subroutine FIB. Note that the subroutine FIB is represented as a "capital F," and inside the capital F there are two more instances of the capital F.

The recursive subroutine in Figure 8.18 computes FIB(n).



Figure 8.17 Pictorial representation of the recursive FIB subroutine.

```
:FIB subroutine
: + FIB(0) = 0
; + FIB(1) = 1
: + FIB(n) = FIB(n-1) + FIB(n-1)
; Input is in RO
: Return answer in R1
FIB
        ADD R6, R6, #-1
        STR R7, R6, #0 : Push R7, the return linkage
        ADD R6, R6, #-1
        STR RO, R6, #0 ; Push RO, the value of n
        ADD R6. R6. #-1
        STR R2, R6, #0; Push R2, which is needed in the subroutine
: Check for base case
        AND R2, R0, #-2
        BRnp SKIP
                         : Z=0 \text{ if } R0=0.1
        ADD R1, R0, #0
                         ; RO is the answer
        BRnzp DONE
; Not a base case, do the recursion
SKIP
        ADD RO. RO. #-1
                         ; R1 = FIB(n-1)
        JSR FIB
        ADD R2, R1, #0; Move result before calling FIB again
        ADD RO. RO. #-1
        JSR FIB
                         : R1 = FIB(n-2)
        ADD R1, R2, R1; R1 = FIB(n-1) + FIB(n-2)
; Restore registers and return
DONE
        LDR R2, R6, #0
        ADD R6, R6, #1
        LDR RO, R6, #0
        ADD R6, R6, #1
        LDR R7, R6, #0
        ADD R6, R6, #1
        RET
```

Figure 8.18 A recursive implementation of Fibonacci.

As with all recursive subroutines, we first need to test for the base cases. In this case, we AND n with xFFFE, which produces a non-zero result for all n except n = 1 and n = 0. If n = 0 or 1, we are effectively done. We move n into R1, restore R2, R0, and R7 (actually, only R2 needs to be restored), and return.

If n is not 0 or 1, we need to recursively call FIB twice, once with argument n-1 and once with argument n-2. Finally we add FIB(n-1) to FIB(n-2), put the result in R1, restore R2, R0, and R7, and return.

Note that the recursive subroutine FIB(n) calls FIB twice: once for FIB(n-1) and once for FIB(n-2). FIB(n-1) must call FIB(n-2) and FIB(n-3), and FIB(n-2) must call FIB(n-3) and FIB(n-4). That means FIB(n-2) must be evaluated twice and FIB(n-3) will have to be evaluated three times.

Question: Suppose n = 10. How many times must this recursive algorithm compute the same function FIB(5)?

Compare the recursive algorithm for Fibonacci (Figure 8.18) with a non-recursive algorithm, as shown in Figure 8.19. Much, much faster execution time!

```
FIB
        ST
              R1, SaveR1
        ST
              R2.SaveR2
        ST
              R3.SaveR3
        ST
              R4.SaveR4
        ST
               R5, SaveR5
    NOT
          RO,RO
    ADD
          RO.RO.#1
                    : RO contains -n
          R1.R1.#0
                    ; Suppose n=0
    AND
    ADD
          R5,R1,R0
                    : R5 = 0 - n
    BRz
          DONE
                     ; if n=0, done almost
    AND
          R3,R2,#0
                    ; if n>0, set up R3 = FIB(0) = 0
    ADD
          R1.R3.#1
                    ; Suppose n=1
                    ; R5 = 1-n
    ADD
          R5,R1,R0
    BRz
          DONE
                     ; if n=1, done almost
                    ; if n>1, set up R4 = FIB(1) = 1
    ADD
          R4,R1,#0
AGAIN
                         ; We begin the iteration of FIB(i)
        ADD
              R1,R1,#1
    ADD
          R2.R3.#0
                    : R2= FIB(i-2)
          R3.R4.#0
    ADD
                    : R3= FIB(i-1)
    ADD
          R4,R2,R3
                    ; R4 = FIB(i)
    ADD
          R5,R1,R0
                    : is R1=n ?
    BRn
          AGAIN
          RO, R4, \#0 ; if n>1, RO=FIB(n)
    ADD
    BRnzp RESTORE
DONE
        ADD
              RO, R1, \#0; if n=0,1, FIB(n)=n
RESTORE LD
              R1.SaveR1
    LD
          R2, SaveR2
    LD
          R3.SaveR3
          R4, SaveR4
    LD
    LD
          R5, SaveR5
    RET
```

Figure 8.19 An iterative solution to Fibonacci.

### 8.3.3 The Maze, a Good Example

The reason for shying away from using recursion to compute factorial or Fibonacci is simply that the iterative algorithms are simple enough to understand without the horrendous execution time penalty of recursion. However, it is important to point out that there are times when the expressive beauty of recursion is useful to attack a complicated problem. Such is the case with the following problem, involving a maze: Given a maze and a starting position within the maze, write a program that determines whether or not there is a way out of the maze from your starting position.

A Maze A maze can be any size, n by m. For example, Figure 8.20 illustrates a 6x6 maze.



Figure 8.20 Example of a maze.

Each of the 36 cells of the maze can be characterized by whether there is a door to the north, east, south, or west, and whether there is a door from the cell to the outside world. Each cell is represented by one word of memory (Figure 8.21), as follows:

```
Bit[4]=1 if there is a door to the outside world; Bit[4]=0 if no door. Bit[3]=1 if there is a door to the cell to the north; Bit[3]=0 if no door. Bit[2]=1 if there is a door to the cell to the east; Bit[2]=0 if no door. Bit[1]=1 if there is a door to the cell to the south; Bit[1]=0 if no door. Bit[0]=1 if there is a door to the cell to the west; Bit[0]=0 if no door.
```

Figure 8.21 Specification of each cell in the maze.

The words are stored in what we call *row major* order; that is, row 1 is stored, then row 2, then row 3, etc. The complete specification of the 6 by 6 maze is shown in Figure 8.22.

```
00
                .ORIG x5000
01 MAZE
                .FILL x0006
02
                .FILL x0007
03
                .FILL x0005
04
                .FILL x0005
05
                .FILL x0003
06
                .FILL x0000
07; second row: indices 6 to 11
80
                .FILL x0008
09
                .FILL x000A
0Α
                .FILL x0004
0B
                .FILL x0003
00
                .FILL x000C
0 D
                .FILL x0015
OE; third row: indices 12 to 17
0F
                .FILL x0000
10
                .FILL x000C
                .FILL x0001
11
12
                .FILL x000A
13
                .FILL x0002
14
                .FILL x0002
15; fourth row: indices 18 to 23
16
                .FILL x0006
17
                .FILL x0005
18
                .FILL x0007
19
                .FILL x000D
1A
                .FILL x000B
1B
                .FILL x000A
1C; fifth row: indices 24 to 29
1D
                .FILL x000A
1E
                .FILL x0000
1F
                .FILL x000A
20
                .FILL x0002
21
                .FILL x0008
22
                .FILL x000A
23; sixth row: indices 30 to 35
24
                .FILL x0008
25
                .FILL x0000
26
                .FILL x001A
27
                .FILL x000C
28
                .FILL x0001
29
                .FILL x0008
2A
                .END
```

Figure 8.22 Specification of the maze of Figure 8.20.

A Recursive Subroutine to Exit the Maze Our job is to develop an algorithm to determine whether we can exit a maze from a given starting position within the maze. With all the intricate paths that our attempts can take, keeping track of all that bookkeeping looks daunting. Recursion allows us to not have to keep track of the paths at all! Figure 8.23 shows a pictorial view of a recursive subroutine FIND\_EXIT, an algorithm for determining whether or not we can exit the maze. Note that the subroutine FIND\_EXIT is shown as an octagon, and inside the octagon there are four more instances of octagons, indicating recursive calls to FIND\_EXIT. If we can exit the maze, we will return from the subroutine with R1=1; if not, we will return with R1=0.



Figure 8.23 Pictorial representation of the recursive subroutine to exit the maze.

The algorithm works as follows: In each cell, we first ask if there is an exit from this cell to the outside world. If yes, we return the value 1 and return. If not, we ask whether we should try the cell to the north, the east, the south, or the west. In order to try a cell in any direction, clearly there must be a door to the cell in that direction. Furthermore, we want to be sure we do not end up in an infinite loop where for example, there are doors that allow us to go north one cell, and from there east one cell, and from there south one cell, and from there west one cell, putting us right back where we started. To prevent situations like that from happening, we put a "breadcrumb" in each cell we visit, and we only go to a cell and JSR FIND\_EXIT if we have not visited that cell before.

Thus, our algorithm:

- a. From our cell, we ask if we can exit. If yes, we are done. We exit with R1=1.
- b. If not, we put a breadcrumb in our cell. Our breadcrumb is bit [15] of the word corresponding to our current cell. We set it to 1.
- c. We ask two questions: Is there a door to the north, and have we never visited the cell to the north before? If the answer to both is yes, we set the address to the cell to the north, and JSR FIND\_EXIT. We set the address to the cell to the north by simply subtracting 6 from the address of the current cell. Why 6? Because the cells are stored in row major order, and the number of columns in the maze is 6.
- d. If the answer to either question is no, or if going north resulted in failure, we ask: Is there a door to the east, and have we never visited that cell before? If the answer to both is yes, we set the address to the address of the cell to the east (by adding 1 to the address) and JSR FIND\_EXIT.
- e. If going east does not get us out, we repeat the question for south, and if that does not work, then for west.
- f. If we end up with no door to the west to a cell we have not visited, or if there is a door and we haven't visited, but it results in failure, we are done. We cannot exit the maze from our starting position. We set R1=0 and return.

Figure 8.24 shows a recursive algorithm that determines if we can exit the maze, given our starting address.

```
; Recursive subroutine that determines if there is a path from current cell
; to the outside world.
; input: RO, current cell address
; output: R1, YES (1) or NO (0)
            .ORIG x4000
               : save modified registers into the stack.
01 FIND EXIT
02
               ADD R6, R6, #-1
03
               STR R2, R6, #0
                                 : R2 holds the cell data of the caller
04
               ADD R6, R6, #-1
                                 : R3 holds the cell address of the caller
05
               STR R3, R6, #0
               ADD R6, R6, #-1
06
07
               STR R7, R6, #0
                                 : R7 holds the PC of the caller
80
               ; Move cell address to R3, since we need to use R0
09
0Α
               ; as the input to recursive subroutine calls.
0B
               ADD R3, R0, #0
00
0 D
               ; If the exit is in this cell, return YES
0 E
               LDR R2, R0, #0
                               ; R2 now holds the current cell data
0 F
               LD R7, EXIT_MASK
               AND R7, R2, R7
10
11
               BRnp DONE_YES
12
13
               ; Put breadcrumb in the current cell.
               LD R7, BREADCRUMB
14
15
               ADD R2, R2, R7
16
               STR R2, R0, #0
17
18
               ; check the north cell for a path to exit
19 CHECK NORTH LD R7, NORTH MASK
               AND R7, R2, R7
1A
1B
               BRZ CHECK EAST
                                  ; If north is blocked, check east
10
               LDR R7, R3, #-6
1 D
               BRn CHECK_EAST
                                  : If a breadcrumb in the north cell, check east
1E
               ADD RO. R3. #-6
1 F
               JSR FIND_EXIT
                                  : Recursively check the north cell
20
               ADD R1, R1, #0
21
               BRp DONE YES
                                  ; If a path from north cell found, return YES
22
23
               ; check the north cell for a path to exit
24 CHECK_EAST
               LD R7, EAST_MASK
25
               AND R7, R2, R7
26
               BRz CHECK_SOUTH
                                  ; If the way to east is blocked, check south
               LDR R7, R3, #1
27
               BRn CHECK_SOUTH
                                  ; If a breadcrumb in the east cell, check south
28
29
               ADD RO, R3, #1
2A
               JSR FIND_EXIT
                                  ; Recursively check the east cell
2B
               ADD R1, R1, #0
2C
               BRp DONE YES
                                  ; If a path from east cell found, return YES
2D
```

Figure 8.24 A recursive subroutine to determine if there is an exit from the maze (Fig. 8.24 continued on next page.)

```
2E
                ; check the south cell for a path to exit
2F CHECK_SOUTH LD R7, SOUTH_MASK
30
               AND R7, R2, R7
                                   ; If the way to south is blocked, check west
31
               BRz CHECK_WEST
32
               LDR R7, R3, #6
33
               BRn CHECK_WEST
                                   ; If a breadcrumb in the south cell, check west
34
               ADD RO, R3, #6
                                   : Recursively check the south cell
35
               JSR FIND EXIT
36
               ADD R1. R1. #0
37
               BRp DONE_YES
                                   ; If a path from south cell found, return YES
38
39
                ; check the west cell for a path to exit
3A CHECK_WEST
               LD R7, WEST_MASK
               AND R7, R2, R7
3B
3C
               BRz DONE NO
                                   : If the way to west is blocked, return NO
3D
               LDR R7. R3. #-1
                                   ; If a breadcrumb in the west cell, return NO
3E
               BRn DONE_NO
3F
               ADD RO, R3, #-1
40
               JSR FIND_EXIT
                                   ; Recursively check the west cell
41
               ADD R1. R1. #0
42
               BRp DONE_YES
                                   ; If a path from west cell found, return YES
43
44 DONE_NO
               AND R1, R1, #0
45
                    RESTORE
               ΒR
46
47 DONE_YES
               AND R1, R1, #0
               ADD R1, R1, #1
48
49
4A RESTORE
               ADD RO, R3, #0 ; restore RO from R3
               ; restore the rest of the modified registers from the stack.
4B
4C
               LDR R7, R6, #0
               ADD R6, R6, #1
4 D
4 E
               LDR R3, R6, #0
4F
               ADD R6, R6, #1
               LDR R2, R6, #0
50
               ADD R6, R6, #1
51
52
               RET
53
54 BREADCRUMB
               .FILL x8000
55 EXIT_MASK
                .FILL x0010
56 NORTH_MASK
                .FILL x0008
57 EAST_MASK
                .FILL x0004
                .FILL x0002
58 SOUTH MASK
59 WEST_MASK
                .FILL x0001
5A
                .END
```

Figure 8.24 A recursive subroutine to determine if there is an exit from the maze (continued Fig. 8.24 from previous page.)

## 8.4 The Queue

Our next data structure is the *queue*. Recall that the property that defined the concept of "stack" was LIFO, the last thing we pushed onto the stack is the first thing we pop off the stack. The defining property of the abstract data type *queue* is **FIFO**. FIFO stands for "First in First out." The data structure "queue" is like a queue in a polite supermarket, or a polite ticket counter. That is, the first person in line is the first person serviced. In the context of the data structure, this means we need to keep track of two ends of the storage structure: a FRONT pointer for servicing (i.e., removing elements from the front of the queue) and a REAR pointer for entering (i.e., inserting into the rear of the queue).

Figure 8.25 shows a block of six sequential memory locations that have been allocated for storing elements in the queue. The queue grows from x8000 to x8005. We arbitrarily assign the FRONT pointer to the location just before the first element of the queue. We assign the REAR pointer to the location containing the most recent element that was added to the queue. Let's use R3 as our FRONT pointer and R4 as our REAR pointer.

Figure 8.25a shows a queue in which five values were entered into the queue. Since FRONT = x8001, the values 45 in memory location x8000 and 17 in x8001 must have been removed, and the front element of the queue is 23, the value contained in x8002.



Figure 8.25 A queue allocated to memory locations x8000 to x8005.

Note that the values 45 and 17 are still contained in memory locations x8000 and x8001, even though they have been removed. Like the stack, studied already, that is the nature of load instructions. When a value is removed by means of a load instruction, what is stored in the memory location is not erased. The contents of the memory location is simply copied into the destination register. However, since FRONT contains the address x8001, there is no way to load from locations x8000 and x8001 as long as locations x8000 to x8005 behave like a queue—i.e., as long as the accesses are FIFO.

## 8.4.1 The Basic Operations: Remove from Front, Insert at Rear

Since FRONT points to the location just in front of the first element in the queue, we remove a value by first incrementing FRONT and then loading the value stored at that incremented address. In our example, the next value to be removed is the value 23, which is at the front of the queue, in memory location x8002. The following code *removes* 23 from the queue:

```
ADD R3,R3,#1
LDR R0,R3,#0
```

yielding the structure in Figure 8.25b.

Since REAR = x8004, the last value to enter the queue is 74. The values in the queue in Figure 8.25b are 2 and 74. To *insert* another element (e.g., 10) at the back of the queue, the following code is executed:

```
ADD R4,R4,#1
STR R0,R4,#0
```

resulting in Figure 8.25c.

## 8.4.2 Wrap-Around

At first blush, it looks like we cannot insert any more elements into the queue. Not so! When we remove a value from the queue, that location becomes available for storing another element. We do that by allowing the available storage locations to *wrap around*. For example, suppose we want to add 20 to the queue. Since there is nothing stored in x8000 (recall 45 had been previously removed), we can store 20 in x8000. The result is shown in Figure 8.25d.

"Wrap-around" works by having our removal and insertion algorithms test the contents of FRONT and REAR for the value x8005. If we wish to insert, and REAR contains x8005, we know we have reached the end of our available storage and we must see if x8000 is available. If we wish to remove, we must first see if FRONT contains the address x8005. If it does, the front of the queue is in x8000.

Thus, our code for remove and insert has to include a test for wrap-around. The code for remove becomes:

```
ΙD
               R2, LAST
         ADD R2, R3, R2
         BRnp SKIP_1
               R3.FIRST
         LD
         BR
               SKIP 2
SKIP 1
         ADD
               R3.R3.#1
SKIP_2
         LDR
               RO, R3, #0; RO gets the front of the queue
         RET
LAST
         .FILL x7FFB
                        ; LAST contains the negative of 8005
FIRST
         .FILL x8000
```

The code for insert is similar. If REAR contains x8005, we need to set R4 to x8000 before we can insert an element at the rear of the queue. The code to insert is as follows:

```
LD
               R2, LAST
         ADD R2, R4, R2
         BRnp SKIP 1
               R4.FIRST
         LD
         BR
               SKIP 2
SKIP_1
         ADD
               R4,R4,#1
SKIP_2
         STR
               RO, R4, #0; RO gets the front of the queue
         RET
         .FILL 7FFB
LAST
                       ; LAST contains the negative of 8005
FIRST
         .FILL x8000
```

## 8.4.3 How Many Elements Can We Store in a Queue?

Let's look again at Figure 8.25d. There are four values in the queue: 2, 74, 10, and 20. Suppose we insert 30 and 40 at the rear of the queue, producing Figure 8.25e. Both R3 and R4 contain the same address (x8002), and the queue is full. Now suppose we start removing elements from the front of the queue. If we remove 2, which is at the front of the queue, R3 will contain the address x8003. If we remove the remaining five elements in the queue, we will have what is shown in Figure 8.25f. Note that the FRONT and REAR pointers for e and f are identical, yet Figure 8.25e describes a full queue and Figure 8.25f describes an empty queue! Clearly that is not acceptable.

Our answer is to allow a queue to store only n-1 elements if space for n elements has been allocated. That is, if inserting an nth element into the queue would cause FRONT to equal REAR, we do not allow that insertion. We declare the queue full when there are n-1 elements in the queue.

Let's look again at the queue in Figure 8.25d. There are four elements in the queue, from front to rear: 2, 74, 10, and 20, and two empty slots, x8001 and x8002. We can insert 30 in x8001, producing Figure 8.26a. That is, 30 is the fifth element inserted in the queue. Since six words have been allocated for the queue, and we now have five elements in the queue, we declare the queue full and do not allow a sixth element to be inserted. Suppose we now start removing elements



(b) An empty queue

Figure 8.26 A full queue and an empty queue.

from the queue until the queue is empty, as shown in Figure 8.26b. Now there is no ambiguity between a full and an empty queue since if the queue is empty, FRONT = REAR.

## 8.4.4 Tests for Underflow, Overflow

As was the case with the stack, we can only remove an element from a queue if there are elements in the queue. Likewise, we can only insert elements in the queue if it is not full. If the queue is empty and we try to remove an element, we have an *underflow* condition. If the queue is full and we try to insert an element, we have an overflow condition. In both cases, if we are using a subroutine to manage the queue, we need to report success or failure to the calling program. As with the stack, we will use R5 for this purpose.

The test for underflow is straightforward. We saw from Figure 8.26 that if FRONT = REAR, the queue is empty. Our code to test for underflow is therefore

```
AND
                           R5, R5, #0
                                     : Initialize R5 to 0
                    NOT
                           R2.R3
                    ADD
                           R2,R2,#1
                                      ; R2 contains negative of R3
                           R2, R2, R4
                    ADD
                    BRz
                           UNDERFLOW
                    ; code to remove the front of the queue and return success.
UNDERFLOW
                    ADD
                           R5, R5, #1
                    RET
```

That is, we first check to see if the queue is empty, that is, if R3 = R4. If so, we branch to UNDERFLOW, where we set R5 to failure, restore R1, and return. If not, carry out the code to remove the front of the queue.

The test for overflow is similar. To insert an element to the back of the queue, we first increment the REAR pointer. If that causes FRONT = REAR, then the queue already contains n-1 elements, which means it is full so we cannot insert any more elements. We decrement the REAR pointer, set R5 to 1, and return.

### 8.4.5 The Complete Story

We conclude our attention to queues with a subroutine that allows elements to be removed from the front or inserted into the rear of the queue, wraps around when one of the pointers reaches the last element, and returns with a report of success (R5 = 0) or failure (R5 = 1) depending on whether the access succeeds or the access fails due to an underflow or overflow condition.

To make this concrete, we will tie this subroutine to the queue of Figure 8.25, where we have allocated locations x8000 to x8005 for our queue, x8000 being the FIRST location and x8005 being the LAST location.

To insert, we first have to make sure the queue is not full. To do that, we increment the REAR pointer (R4) and then test REAR=FRONT. If the REAR pointer was initially x8005, we increment REAR by setting it to x8000; that is, we need to wrap around. If the queue is full, we need to set REAR back to its original value, and return, reporting failure (R5 = 1). If the queue is not full, we store the item we wish to insert (which is in R0) in REAR, and return, reporting success (R5 = 0).

To remove, we first make sure the queue is not empty by testing whether REAR=FRONT. If REAR=FRONT, the queue is empty, so we return, reporting failure. If REAR is not the same as FRONT, the queue is not empty, so we can remove the front element. To do this, we first test to see if FRONT=x8005. If it is, we set FRONT=x8000. If it isn't, we increment FRONT. In both cases, we then load the value from that memory location into R0, and return, reporting success.

Figure 8.27 shows the complete subroutine.

```
00 :Input: RO for item to be inserted, R3 is FRONT, R4 is REAR
01 ;Output: RO for item to be removed
02
03 INSERT
              ST
                     R1.SaveR1
                                  ; Save register we need
04
              AND
                     R5, R5, #0
                                  ; Set R5 to success code
05
                                 : Initialization complete
                     R1, NEG_LAST
06
              LD
07
              ADD
                     R1,R1,R4
                                  : R1 = REAR MINUS \times 8005
08
              BRnp
                     SKIP1
                                  : SKIP WRAP AROUND
                     R4.FIRST
09
              LD
                                  ; WRAP AROUND, R4=x8000
                     SKIP2
0A
              BR
                     R4,R4,#1
OB SKIP1
              ADD
                                  ; NO WRAP AROUND, R4=R4+1
OC SKIP2
              NOT
                    R1,R4
0 D
              ADD
                     R1,R1,#1
                                  ; R1= NEG REAR
0 E
              ADD
                     R1.R1.R3
                                  : R1= FRONT-REAR
0F
              BRz
                     FULL
10
              STR
                     RO,R4,#0
                                  : DO THE INSERT
11
              BR
                     DONE
12 FULL
              LD
                    R1, NEG_FIRST
13
              ADD
                    R1,R1,R4
                                  ; R1 = REAR MINUS \times 8000
14
              BRnp
                    SKIP3
15
              LD
                     R4.LAST
                                  ; UNDO WRAP AROUND, REAR=x8005
                     SKIP4
16
              BR
                     R4,R4,#-1
17 SKIP3
              ADD
                                  ; NO WRAP AROUND, R4=R4-1
18 SKIP4
              ADD
                     R5.R5.#1
                                  : R5=FAILURE
19
              BR
                    DONE
1A
1B REMOVE
              ST
                    R1.SaveR1
                                  ; Save register we need
10
              AND
                    R5, R5, #0
                                  ; Set R5 to success code
1D
                                 ; Initialization complete
1E
              NOT
                    R1, R4
1 F
              ADD
                     R1,R1,#1
                                  : R1= NEG REAR
20
              ADD
                     R1.R1.R3
                                  : R1= FRONT-REAR
21
              BRz
                     EMPTY
22
              LD
                     R1, NEG_LAST
23
                     R1,R1,R3
              ADD
                                  ; R1= FRONT MINUS x8005
24
                     SKIP5
              BRnp
                     R3, FIRST
25
              LD
                                  ; R3=x8000
                     SKIP6
26
              BR
                     R3,R3,#1
27 SKIP5
              ADD
                                  ; R3=R3+1
28 SKIP6
              LDR
                    RO,R3,#0
                                  ; DO THE REMOVE
                    DONE
29
              BR
2A EMPTY
              ADD
                     R5, R5.#1
                                  : R5=FAILURE
2B DONE
              LD
                     R1, SaveR1
                                  ; Restore register
2C
              RET
              .FILL x8000
2D FIRST
2E NEG_FIRST
              .FILL x8000
              .FILL x8005
2F LAST
30 NEG_LAST
              .FILL x7FFB
31 SaveR1
              .BLKW 1
```

Figure 8.27 The complete queue subroutine.

## 8.5 Character Strings

Our final data structure: the character string!

The last data structure we will study in this chapter is the character string, where a sequence of keyboard characters (letters, digits, and other symbols) is organized as a one-dimensional array of ASCII codes, usually representing a person's name, address, or some other alphanumeric string. Figure 8.28 shows a character string representing the name of the famous late Stanford professor Bill Linvill, stored in 13 consecutive words of memory, starting at location x5000. The ASCII code for each letter of his name is stored in a separate word of memory. Since an ASCII code consists of one byte of memory, we add a leading x00 to each location. For example, x5000 contains x0042 since the ASCII code for a capital B is x42. We need 13 memory locations, one word for each of the 11 letters in his name, one word for the ASCII code x20 representing the space between his first and last names, and finally the null character x0000 to indicate that we have reached the end of the character string. Different alphanumeric strings require character strings of different lengths, but that is no problem since we allocate as many words of memory as are needed, followed by the null character x0000 to indicate the end of the character string.



Figure 8.28 Character string representing the name "Bill Linvill."

A common use of a character string is to identify a body of information associated with a particular person. Figure 8.29 shows such a body of information (often called a personnel record) associated with an employee of a company.

| x4000 | x6000    | x6000 | x004A | x4508 | x004D | xCA9B | x0030 | x8E25 | x0045 |
|-------|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| x4001 | x4508    | x6001 | x006F | x4509 | x0061 | xCA9C | x0031 | x8E26 | x006E |
| x4002 | xCA9B    | x6002 | x006E | x450A | x0072 | xCA9D | x0032 | x8E27 | x0067 |
| x4003 | \$84,000 | x6003 | x0065 | x450B | x0079 | xCA9E | x0036 | x8E28 | x0069 |
| x4004 | 4        | x6004 | x0073 | x450C | x0000 | xCA9F | x0035 | x8E29 | x006E |
| x4005 | x8E25    | x6005 | x0000 |       |       | xCAA0 | x0034 | x8E2A | x0065 |
|       |          |       |       |       |       | xCAA1 | x0036 | x8E2B | x0065 |
|       |          |       |       |       |       | xCAA2 | x0032 | x8E2C | x0072 |
|       |          |       |       |       |       | xCAA3 | x0031 | x8E2D | x0000 |
|       |          |       |       |       |       |       |       | l     |       |

Figure 8.29 Mary Jones' personnel record.

Our example personnel record consists of six words of sequential memory, starting at location x4000, as follows:

- 1. The first word contains the starting address of a character string containing the person's last name. The pointer in location x4000 is the address x6000. The six-word character string, starting at location x6000, contains the ASCII code for "Jones," terminated with the null character.
- 2. The second word, at x4001, contains a pointer to the character string of the person's first name, in this case "Mary," starting at location x4508.
- 3. The third word, at x4002, contains a pointer (xCA9B) to her nine-digit social security number, the unique identifier for all persons working in the United States.
- 4. The fourth word, at x4003, contains her salary (in thousands of dollars).
- 5. The fifth word contains how long she has worked for the company.
- 6. The sixth word is a pointer (x8E25) to the character string identifying her job title, in this case "Engineer."

In summary, an employee named Mary Jones, social security number 012654621, an Engineer, has been with the company four years and earns \$84,000/year salary.

One can write computer programs that examine employee records looking for various personnel information. For example, if one wanted to know an employee's salary, a program could examine employee records, looking for that employee. The program would call a subroutine that compares the character string representing an employee's social security number with the characters of the social security number of the person the subroutine is searching for. If all the characters match, the subroutine would return a success code (R5 = 0), and the program

```
STRCMP
          ST
                  RO.SaveRO
          ST
                  R1.SaveR1
          ST
                  R2, SaveR2
          ST
                  R3.SaveR3
          AND
                  R5,R5,#0
                             ; R5 <-- Match
NEXTCHAR
          LDR
                  R2.R0.#0
                             ; R2 contains character from 1st string
                  R3.R1.#0
                             : R3 contains character from 2nd string
          LDR
          BRnp
                  COMPARE
                             ; String is not done, continue comparing
          ADD
                  R2, R2, #0
          BRz
                  DONE
                             ; If both strings done, match found
COMPARE
          NOT
                  R2, R2
          ADD
                  R2,R2,#1
                             ; R2 contains negative of character
          ADD
                  R2,R2,R3
                             ; Compare the 2 characters
          BRnp
                  FAIL
                             : Not equal, no match
          ADD
                  RO, RO, #1
                  R1,R1,#1
          ADD
          BRnzp
                  NEXTCHAR
                            ; Move on to next pair of characters
FAIL
          ADD
                  R5,R5,\#1; R5 < -- No match
DONE
       LD
               RO, SaveRO
          LD
                  R1, SaveR1
          LD
                  R2, SaveR2
          LD
                  R3.SaveR3
          RFT
          .BLKW
SaveR0
                  1
          .BLKW
SaveR1
                  1
SaveR2
          .BLKW
                  1
SaveR3
          .BLKW
                  1
```

Figure 8.30 Subroutine to compare two character strings.

would go on to read the salary information in the fourth word of the personnel record. If all the characters do not match, the subroutine would return a failure code (R5 = 1), and the program would call the subroutine with the starting address of another employee's social security number.

Figure 8.30 is a subroutine that compares two character strings to see if they are identical.

Another Example: A Character String Representing an "Integer." We can also represent arbitrarily long integers by means of character strings. For example, Figure 8.31 is a character string representing the integer 79,245.

Figure 8.32 is a subroutine that examines such a character string to be sure that in fact all ASCII codes represent decimal digits. If all the entries in the character string are ASCII codes of decimal digits (between x30 and x39), the subroutine returns success (R = 0). If not, the subroutine returns failure (R5 = 1).

| x0037 |
|-------|
| x0039 |
| x0032 |
| x0034 |
| x0035 |
| x0000 |

Figure 8.31 A character string representing the integer 79,245, with one ASCII code per decimal digit.

```
; Input: RO contains the starting address of the character string
; Output: R5=0, success; R5=1, failure.
TEST INTEGER
               ST
                     R1.SaveR1 : Save registers needed by subroutine
               ST
                     R2.SaveR2
               ST
                     R3.SaveR3
               ST
                     R4.SaveR4
;
               AND
                    R5,R5,#0
                                ; Initialize success code to R5=0, success
               LD
                     R2,ASCII_0; R2=xFFD0, the negative of ASCII code x30
                     R3,ASCII_9; R3=xFFC7, the negative of ASCII code x39
               LD
;
   NEXT_CHAR
               LDR
                    R1.R0.#0
                                : Load next character
               BRz
                    SUCCESS
               ADD
                    R4,R1,R2
               BRn
                    BAD
                                ; R1 is less than x30, not a decimal digit
               ADD
                    R4.R1.R3
               BRp
                    BAD
                                ; R1 is greater than x39, not a decimal digit
               ADD
                    RO,RO,#1
                                ; Character good! Prepare for next character
               BR
                     NEXT_CHAR
;
               ADD R5, R5, #1
                                : R5 contains failure code
         BAD
     SUCCESS
               LD
                     R4, SaveR4
                                ; Restore registers
                     R3.SaveR3
               LD
               LD
                     R2, SaveR2
               LD
                     R1, SaveR1
               RET
     ASCII_0
                     .FILL xFFD0
                     .FILL xFFC7
     ASCII_9
      SaveR1
               .BLKW 1
      SaveR2
               .BLKW 1
      SaveR3
               .BLKW 1
      SaveR4
               .BLKW 1
```

Figure 8.32 Subroutine to determine if a character string represents an integer.

#### **Exercises**

- **8.1** What are the defining characteristics of a stack?
- **8.2** What is an advantage to using the model in Figure 8.9 to implement a stack vs. the model in Figure 8.8?
- 8.3 The LC-3 ISA has been augmented with the following push and pop instructions. Push Rn pushes the value in Register n onto the stack. Pop Rn removes a value from the stack and loads it into Rn. The following figure shows a snapshot of the eight registers of the LC-3 BEFORE and AFTER the following six stack operations are performed. Identify (a)–(d).

|    | <b>BEFORE</b> |      |     |    | <b>AFTER</b> |
|----|---------------|------|-----|----|--------------|
| R0 | x0000         | PUSH | R4  | R0 | x1111        |
| R1 | ×1111         | PUSH | (a) | R1 | x1111        |
| R2 | x2222         | POP  | (b) | R2 | x3333        |
| R3 | x3333         | PUSH | (C) | R3 | x3333        |
| R4 | x4444         | POP  | R2  | R4 | x4444        |
| R5 | x5555         | POP  | (d) | R5 | x5555        |
| R6 | x6666         |      |     | R6 | x6666        |
| R7 | ×7777         |      |     | R7 | x4444        |

- Write a function that implements another stack function, peek. Peek returns the value of the first element on the stack without removing the element from the stack. Peek should also do underflow error checking. (Why is overflow error checking unnecessary?)
- 8.5 How would you check for underflow and overflow conditions if you implemented a stack using the model in Figure 8.8? Rewrite the PUSH and POP routines to model a stack implemented as in Figure 8.8, that is, one in which the data entries move with each operation.
- **8.6** Rewrite the PUSH and POP routines such that the stack on which they operate holds elements that take up two memory locations each.
- **8.7** Rewrite the PUSH and POP routines to handle stack elements of arbitrary sizes.
- 8.8 The following operations are performed on a stack:

  PUSH A, PUSH B, POP, PUSH C, PUSH D, POP, PUSH E, POP, POP, PUSH F
  - a. What does the stack contain after the PUSH F?
  - b. At which point does the stack contain the most elements? Without removing the elements left on the stack from the previous operations, we perform:

```
PUSH G, PUSH H, PUSH I, PUSH J, POP, PUSH K, POP, POP, POP, PUSH L, POP, POP, PUSH M
```

- c. What does the stack contain now?
- 8.9 The input stream of a stack is a list of all the elements we pushed onto the stack, in the order that we pushed them. The input stream from Exercise 8.8 was ABCDEFGHIJKLM

Exercises 305

The output stream is a list of all the elements that are popped off the stack, in the order that they are popped off.

- a. What is the output stream from Exercise 8.8? *Hint:* BDE ...
- b. If the input stream is ZYXWVUTSR, create a sequence of pushes and pops such that the output stream is YXVUWZSRT.
- c. If the input stream is ZYXW, how many different output streams can be created?
- ★8.10 It is easier to identify borders between cities on a map if adjacent cities are colored with different colors. For example, in a map of Texas, one would not color Austin and Pflugerville with the same color, since doing so would obscure the border between the two cities.

  Shown next is the recursive subroutine EXAMINE. EXAMINE examines the data structure representing a map to see if any pair of adjacent cities have the same color. Each node in the data structure contains the city's color and the addresses of the cities it borders. If no pair of adjacent cities have the same color, EXAMINE returns the value 0 in R1. If at least one pair of adjacent cities have the same color, EXAMINE returns the value 1 in R1. The main program supplies the address of a node representing one of the cities in R0 before executing JSR EXAMINE.

```
.ORIG x4000
EXAMINE ADD R6. R6. #-1
        STR RO. R6. #0
        ADD R6, R6, #-1
        STR R2, R6, #0
        ADD R6, R6, #-1
        STR R3, R6, #0
        ADD R6, R6, #-1
        STR R7, R6, #0
        AND R1. R1. #0
                        ; Initialize output R1 to 0
        LDR R7, R0, #0
        BRn RESTORE
                        ; Skip this node if it has already been visited
        LD R7, BREADCRUMB
        STR R7, R0, #0
                        ; Mark this node as visited
        LDR R2, R0, #1
                       ; R2 = color of current node
        ADD R3, R0, #2
AGAIN
        LDR RO. R3. #0
                       ; RO = neighbor node address
        BRz RESTOR
        LDR R7, R0, #1
        NOT R7, R7
                        ; <-- Breakpoint here
        ADD R7, R7, #1
        ADD R7. R2. R7
                        : Compare current color to neighbor's color
        BRz BAD
        JSR EXAMINE
                        ; Recursively examine the coloring of next neighbor
        ADD R1, R1, #0
                        ; If neighbor returns R1=1, this node should return R1=1
        BRp RESTORE
        ADD R3, R3, #1
        BR AGAIN
                        : Try next neighbor
BAD
        ADD R1, R1, #1
RESTORE LDR R7, R6, #0
        ADD R6, R6, #1
        LDR R3, R6, #0
        ADD R6. R6. #1
        LDR R2, R6, #0
        ADD R6, R6, #1
        LDR RO, R6, #0
        ADD R6, R6, #1
        RET
BREADCRUMB .FILL x8000
        .END
```

Exercises 307

Your job is to construct the data structure representing a particular map. Before executing JSR EXAMINE, R0 is set to x6100 (the address of one of the nodes), and a breakpoint is set at x4012. The following table shows relevant information collected each time the breakpoint was encountered during the running of EXAMINE.

| PC    | R0    | R2    | R7    |
|-------|-------|-------|-------|
| x4012 | x6200 | x0042 | x0052 |
| x4012 | x6100 | x0052 | x0042 |
| x4012 | x6300 | x0052 | x0047 |
| x4012 | x6200 | x0047 | x0052 |
| x4012 | x6400 | x0047 | x0052 |
| x4012 | x6100 | x0052 | x0042 |
| x4012 | x6300 | x0052 | x0047 |
| x4012 | x6500 | x0052 | x0047 |
| x4012 | x6100 | x0047 | x0042 |
| x4012 | x6200 | x0047 | x0052 |
| x4012 | x6400 | x0047 | x0052 |
| x4012 | x6500 | x0052 | x0047 |
| x4012 | x6400 | x0042 | x0052 |
| x4012 | x6500 | x0042 | x0047 |

Construct the data structure for the particular map that corresponds to the relevant information obtained from the breakpoints. *Note:* We are asking you to construct the data structure as it exists AFTER the recursive subroutine has executed.

| x6100 |       | x6200 |       | x6300 |  |
|-------|-------|-------|-------|-------|--|
| x6101 | x0042 | x6201 | x0052 | x6301 |  |
| x6102 | x6200 | x6202 |       | x6302 |  |
| x6103 |       | x6203 |       | x6303 |  |
| x6104 |       | x6204 |       | x6304 |  |
| x6105 |       | x6205 |       | x6305 |  |
| x6106 |       | x6206 |       | x6306 |  |
|       |       |       |       |       |  |
| x6400 |       | x6500 |       |       |  |
| x6401 |       | x6501 |       |       |  |
| x6402 |       | x6502 |       |       |  |
| x6403 |       | x6503 |       |       |  |
| x6404 |       | x6504 |       |       |  |
| x6405 |       | x6505 |       |       |  |
| x6406 |       | x6506 |       |       |  |

**8.11** The following program needs to be assembled and stored in LC-3 memory. How many LC-3 memory locations are required to store the assembled program?

```
.ORIG x4000
         AND
               RO,RO,#0
               R1.R0.#0
         ADD
               RO, RO, #4
         ADD
         LD
               R2.B
         LDR
               R3, R2, #0
Α
         ADD
               R1, R1, R3
         ADD
               R2, R2, #1
         ADD
               RO, RO, #-1
         BRnp A
         JSR
               SHIFTR
               R1, R4, #0
         ADD
         JSR
               SHIFTR
               R4.C
         ST
         TRAP x25
В
          .BLKW 1
C
         .BLKW 1
         .END
```

How many memory locations are required to store the assembled program?

What is the address of the location labeled C?

Before the program can execute, the location labeled B must be loaded by some external means. You can assume that happens before this program starts executing. You can also assume that the subroutine starting at location SHIFTR is available for this program to use. SHIFTR takes the value in R1, shifts it right one bit, and stores the result in R4.

After the program executes, what is in location C?

★8.12 Many cities, like New York City, Stockholm, Konigsberg, etc., consist of several areas connected by bridges. The following figure shows a map of FiveParts, a city made up of five areas A, B, C, D, E, with the areas connected by nine bridges as shown.



Exercises 309

The following program prompts the user to enter two areas and then stores the number of bridges from the first area to the second in location x4500. Your job: On the next page, design the data structure for the city of FiveParts that the following program will use to count the number of bridges between two areas.

```
.ORIG x3000
            LEA RO. FROM
            TRAP x22
            TRAP x20
                           : Inputs a char without banner
            NOT R1, R0
            ADD R1, R1, #1
            LEA RO. TO
            TRAP x22
            TRAP x20
            NOT RO, RO
            ADD RO. RO. #1
            AND R5, R5, #0
            LDI R2, HEAD
SEARCH
            BRZ DONE
            LDR R3, R2, #0
            ADD R7. R1. R3
            BRz FOUND_FROM
            LDR R2, R2, #1
            BRnzp SEARCH
FOUND FROM
            ADD R2, R2, #2
NEXT_BRIDGE LDR R3, R2, #0
            BRZ DONE
            LDR R4. R3. #0
            ADD R7, R0, R4
            BRnp SKIP
            ADD R5, R5, #1
                             ; Increment Counter
SKIP
            ADD R2, R2, #1
            BRnzp NEXT_BRIDGE
DONE
            STI R5. ANSWER
            HALT
HEAD
            .FILL x3050
ANSWER
            .FILL x4500
            .STRINGZ "FROM: "
FROM
T0
            .STRINGZ "TO: "
            .END
```

Your job is to provide the contents of the memory locations that are needed to specify the data structure for the city of FiveParts, which is needed by the program on the previous page. We have given you the HEAD pointer for the data structure and in addition, five memory locations and the contents of those five locations. We have also supplied more than enough sequential memory locations after each of the five to enable you to finish the job. Use as many of these memory locations as you need.

- **8.13** Our code to compute n factorial worked for all positive integers n. As promised in the text, your assignment here: Augment the iterative solution to FACT to also work for 0!.
- **8.14** As you know, the LC-3 ADD instruction adds 16-bit 2's complement integers. If we wanted to add 32-bit 2's complement integers, we could do that with the program shown next. Note that the program requires calling subroutine X, which stores into R0 the carry that results from adding R1 and R2.

Fill in the missing pieces of both the program and the subroutine X, as identified by the empty boxes. Each empty box corresponds to **one** instruction or the operands of **one** instruction.

| x4000 | x0041   | x3050          |       |
|-------|---------|----------------|-------|
| x4001 |         |                |       |
| x4002 |         |                |       |
| x4003 |         |                |       |
| x4004 |         |                |       |
| x4005 |         |                |       |
| x4006 |         | xA243          | x0042 |
|       |         | xA244          |       |
|       |         | xA245          |       |
|       |         | xA246          |       |
|       |         | xA247          |       |
|       |         | xA248          |       |
| x4100 | x0043   | xA249          |       |
| x4101 | 1100.10 |                |       |
| x4102 |         | _              |       |
| x4103 |         | _              |       |
| x4104 |         |                |       |
| x4105 |         |                |       |
| x4106 |         | DDDD           | 0044  |
| A1100 |         | xBBBB          | x0044 |
|       |         | xBBBC          |       |
|       |         | xBBBD          |       |
|       |         | xBBBE          |       |
| x3100 | x0045   | xBBBF          |       |
| x3100 | X0043   | xBBC0<br>xBBC1 |       |
| x3101 |         | XBBCI          |       |
| x3102 |         | -              |       |
| x3103 |         | -              |       |
| x3104 |         | -              |       |
|       |         | -              |       |
| x3106 |         |                |       |

Exercises 311

Note that a 32-bit operand requires two 16-bit memory locations. A 32-bit operand Y has Y[15:0] stored in address A, and Y[31:16] stored in address A+1.

```
.ORIG
       x3000
       LEA R3, NUM1
       LEA R4, NUM2
       LEA R5, RESULT
       LDR R1, R3, #0
       LDR
             R2, R4, #0
       ADD RO, R1, R2
       STR RO, R5, #0
       ----- (a)
       LDR ----- (b)
       LDR ----- (c)
       ADD RO, R1, R2
       ---- (d)
       TRAP x25
Χ
           R4. SAVER4
       ST
       AND
             RO, RO, #0
       AND R4, R1, R2
       BRn ----- (e)
       ADD R1, R1, #0
       BRn ----- (f)
       ADD ----- (q)
       BRn ADDING
       BRnzp EXIT
ADDING
       ADD
             R4, R1, R2
       BRn EXIT
LABEL
       ADD
             RO, RO, #1
EXIT
       LD R4, SAVER4
       RET
NUM1
       .BLKW 2
NUM2
       .BLKW 2
RESULT
       .BLKW 2
SAVER4
       .BLKW 1
.END
```

★8.15 A program encounters a breakpoint and halts. The computer operator does not change the state of the computer in any way but immediately presses the **run** button to resume execution.

The following table shows the contents of MAR and MDR for the first nine memory accesses that the LC-3 performs after resuming execution. Your job: Fill in the missing entries.

|      | MAR   | MDR    |
|------|-------|--------|
| 1st: |       | x5020  |
| 2nd: |       | xF0F0  |
| 3rd: |       |        |
| 4th: | x2000 | x020A  |
| 5th: |       | x040A  |
| 6th: |       | x61FE  |
| 7th: |       |        |
| 8th: |       | xC1C0  |
| 9th: | x4002 | xF025  |
|      | A+002 | A1 02J |

#### CHAPTER

# 9 1/0

p to now we have completely ignored the details of input and output, that is, how the computer actually gets information from the keyboard (input), and how the computer actually delivers information to the monitor (output). Instead we have relied on the TRAP instruction (e.g., TRAP x23 for input and TRAP x21 for output) to accomplish these tasks. The TRAP instruction enables us to tell the operating system what we need done by means of a trap vector, and we trust the operating system to do it for us.

The more generic term for our TRAP instruction is *system call* because the TRAP instruction is calling on the operating system to do something for us while allowing us to remain completely clueless as to how it gets done. Now we are ready to examine how input and output actually work in the LC-3, what happens when the user program makes a system call by invoking the TRAP instruction, and how it all works under the control of the operating system.

We will start with the actual physical structures that are required to cause input and output to occur. But before we do that, it is useful to say a few words about the operating system and understand a few basic concepts that have not been important so far but become very important when considering what the operating system needs to do its job.

You may be familiar with Microsoft's various flavors of Windows, Apple's MacOS, and Linux. These are all examples of operating systems. They all have the same goal: to optimize the use of all the resources of the computer system while making sure that no software does harmful things to any program or data that it has no right to mess with. To better understand their job, we need to understand the notions of privilege and priority and the layout of the memory address space (i.e., the regions of memory and the purpose of each).

# 9.1 Privilege, Priority, and the Memory Address Space

#### 9.1.1 Privilege and Priority

Two very different (we often say orthogonal) concepts associated with computer processing are *privilege* and *priority*.

#### 9.1.1.1 Privilege

Privilege is all about the right to do something, such as execute a particular instruction or access a particular memory location. Not all computer programs have the right to execute all instructions. For example, if a computer system is shared among many users and the ISA contains a HALT instruction, we would not want any random program to execute that HALT instruction and stop the computer. If we did, we would have some pretty disgruntled users on our hands. Similarly, some memory locations are only available to the operating system. We would not want some random program to interfere with the data structures or code that is part of the operating system, which would in all likelihood cause the entire system to crash. In order to make sure neither of these two things happens, we designate every computer program as either privileged or unprivileged. We often say supervisor privilege to indicate privileged. We say a program is executing in Supervisor mode to indicate privileged, or User mode to indicate unprivileged. If a program is executing in Supervisor mode, it can execute all instructions and access all of memory. If a program is executing in User mode, it cannot. If a program executing in User mode tries to execute an instruction or access a memory location that requires being in Supervisor mode, the computer will not allow it.

#### 9.1.1.2 Priority

Priority is all about the urgency of a program to execute. Every program is assigned a priority, specifying its urgency as compared to all other programs. This allows programs of greater urgency to interrupt programs of lesser urgency. For example, programs written by random users may be assigned a priority of 0. The keyboard may be asigned a priority of 4, and the fact that the computer is plugged into a source of energy like a wall outlet may be assigned a priority of 6. If that is the case, a random user program would be interrupted if someone sitting at a keyboard wanted to execute a program that caused data to be input into the computer. And that program would be interrupted if someone pulled the power cord out of the wall outlet, causing the computer to quickly lose its source of energy. In such an event, we would want the computer to execute some operating system program that is provided specifically to handle that situation.

#### 9.1.1.3 Two Orthogonal Notions

We said privilege and priority are two orthogonal notions, meaning they have nothing to do with each other. We humans sometimes have a problem with that as we think of fire trucks that have the privilege of ignoring traffic lights because they must quickly reach the fire. In our daily lives, we often are given privileges because of our greater sense of urgency. Not the case with computer systems.

For example, we can have a user program that is tied to a physics experiment that needs to interrupt the computer at a specific instance of time to record information being generated by the physics experiment. If the user program does not pre-empt the program running at that instant of time, the data generated by the experiment may be lost. This is a user program, so it does not have supervisor privilege. But it does have a greater urgency, so it does have a higher priority.

Another example: The system administrator wants to execute diagnostic programs that access all memory locations and execute all instructions as part of some standard preventive maintenance. The diagnostic program needs supervisor privilege to execute all instructions and access all memory locations. But it has no sense of urgency. Whether this happens at 1 a.m. or 2 a.m. is irrelevant, compared to the urgency of other programs that need access to the computer system exactly when they need it. The diagnostic program has privilege but no priority.

Finally, an example showing that even in human activity one can have priority but not privilege. Our friend Bob works in the basement of one of those New York City skyscrapers. He is about to go to the men's room when his manager tells him to take a message immediately to the vice president on the 88th floor, and bring back a response. So Bob delays his visit to the men's room and takes the elevator to the 88th floor. The vice president keeps him waiting, causing Bob to be concerned he might have an accident. Finally, the vice president gives his response, and Bob pushes the button to summon the elevator to take him back to the basement, in pain because he needs to go to the men's room. While waiting for the elevator, another vice president appears, unlocks the executive men's room, and enters. Bob is in pain, but he cannot enter the executive men's room. Although he certainly has the priority, he does not have the privilege!

#### 9.1.1.4 The Processor Status Register (PSR)

Each program executing on the computer has associated with it two very important registers. The Program Counter (PC) you are very familiar with. The other register, the Processor Status Register (PSR), is shown in Figure 9.1. It contains the privilege and priority assigned to that program.

Bit [15] specifies the privilege, where PSR[15]=0 means supervisor privilege, and PSR[15]=1 means unprivileged. Bits [10:8] specify the priority level (PL) of the program. The highest priority level is 7 (PL7), the lowest is PL0.

The PSR also contains the current values of the condition codes, as shown in Figure 9.1. We will see in Section 9.4 why it is important that the condition codes are included in the PSR.



Figure 9.1 Processor status register (PSR).

#### 9.1.2 Organization of Memory

Figure 9.2 shows the layout of the LC-3 memory.

You know that the LC-3 has a 16-bit address space; ergo, memory locations from x0000 to xFFFF. Locations x0000 to x2FFF are privileged memory locations. They contain the various data structures and code of the operating system. They require supervisor privilege to access. They are referred to as *system space*.

Locations x3000 to xFDFF are unprivileged memory locations. Supervisor privilege is not required to access these memory locations. All user programs and data use this region of memory. The region is often referred to as *user space*.

Addresses xFE00 to xFFFF do not correspond to memory locations at all. That is, the last address of a memory location is xFDFF. Addresses xFE00 to xFFFF are used to identify registers that take part in input and output functions and some special registers associated with the processor. For example, the PSR is assigned address xFFFC, and the processor's Master Control Register (MCR) is assigned address xFFFE. The benefit of assigning addresses from the memory address space will be discussed in Section 9.2.1.2. The set of addresses from xFE00 to xFFFF is usually referred to as the I/O page since most of the addresses are used for identifying registers that take part in input or output functions. Access to those registers requires supervisor privilege.

Finally, note that Figure 9.2 shows two stacks, a *supervisor stack* in system space and a *user stack* in user space. The supervisor stack is controlled by the



Figure 9.2 Regions of memory.

operating system and requires supervisor privilege to access. The user stack is controlled by the user program and does not require privilege to access.

Each has a stack pointer, Supervisor Stack Pointer (SSP) and User Stack Pointer (USP), to indicate the top of the stack. Since a program can only execute in Supervisor mode or User mode at any one time, only one of the two stacks is active at any one time. Register 6 is generally used as the stack pointer (SP) for the active stack. Two registers, Saved\_SSP and Saved\_USP, are provided to save the SP not in use. When privilege changes, for example, from Supervisor mode to User mode, the SP is stored in Saved\_SSP, and the SP is loaded from Saved\_USP.

### 9.2 Input/Output

Input and output devices (keyboards, monitors, disks, or kiosks at the shopping mall) all handle input or output data using registers that are tailored to the needs of each particular input or output device. Even the simplest I/O devices usually need at least two registers: one to hold the data being transferred between the device and the computer, and one to indicate status information about the device. An example of status information is whether the device is available or is it still busy processing the most recent I/O task.

#### 9.2.1 Some Basic Characteristics of I/O

All I/O activity is controlled by instructions in the computer's ISA. Does the ISA need special instructions for dealing with I/O? Does the I/O device execute at the same speed as the computer, and if not, what manages the difference in speeds? Is the transfer of information between the computer and the I/O device initiated by a program executing in the computer, or is it initiated by the I/O device? Answers to these questions form some of the basic characteristics of I/O activity.

#### 9.2.1.1 Memory-Mapped I/O vs. Special I/O Instructions

An instruction that interacts with an input or output device register must identify the particular input or output device register with which it is interacting. Two schemes have been used in the past. Some computers use special input and output instructions. Most computers prefer to use the same data movement instructions that are used to move data in and out of memory.

The very old PDP-8 (from Digital Equipment Corporation, more than 50 years ago—1965) is an example of a computer that used special input and output instructions. The 12-bit PDP-8 instruction contained a three-bit opcode. If the opcode was 110, an I/O instruction was indicated. The remaining nine bits of the PDP-8 instruction identified which I/O device register and what operation was to be performed.

Most computer designers prefer not to specify an additional set of instructions for dealing with input and output. They use the same data movement instructions that are used for loading and storing data between memory and the general purpose registers. For example, a load instruction (LD, LDI, or LDR), in which the

source address is that of an input device register, is an input instruction. Similarly, a store instruction (ST, STI, or STR) in which the destination address is that of an output device register is an output instruction.

Since programmers use the same data movement instructions that are used for memory, every input device register and every output device register must be uniquely identified in the same way that memory locations are uniquely identified. Therefore, each device register is assigned an address from the memory address space of the ISA. That is, the I/O device registers are *mapped* to a set of addresses that are allocated to I/O device registers rather than to memory locations. Hence the name *memory-mapped I/O*.

The original PDP-11 ISA had a 16-bit address space. All addresses wherein bits [15:13] = 111 were allocated to I/O device registers. That is, of the  $2^{16}$  addresses, only 57,344 corresponded to memory locations. The remaining  $2^{13}$  were memory-mapped I/O addresses.

The LC-3 uses memory-mapped I/O. As we discussed in Section 9.1.2, addresses x0000 to xFDFF refer to actual memory locations. Addresses xFE00 to xFFFF are reserved for input/output device registers. Table A.3 lists the memory-mapped addresses of the LC-3 device registers that have been assigned so far. Future uses and future sales of LC-3 microprocessors may require the expansion of device register address assignments as new and exciting applications emerge!

#### 9.2.1.2 Asynchronous vs. Synchronous

Most I/O is carried out at speeds very much slower than the speed of the processor. A typist, typing on a keyboard, loads an input device register with one ASCII code every time he/she types a character. A computer can read the contents of that device register every time it executes a load instruction, where the operand address is the memory-mapped address of that input device register.

Many of today's microprocessors execute instructions under the control of a clock that operates well in excess of 2 GHz. Even for a microprocessor operating at only 2 GHz, a clock cycle lasts only 0.5 nanoseconds. Suppose a processor executed one instruction at a time, and it took the processor ten clock cycles to execute the instruction that reads the input device register and stores its contents. At that rate, the processor could read the contents of the input device register once every 5 nanoseconds. Unfortunately, people do not type fast enough to keep this processor busy full-time reading characters. *Question:* How fast would a person have to type to supply input characters to the processor at the maximum rate the processor can receive them?

We could mitigate this speed disparity by designing hardware that would accept typed characters at some slower fixed rate. For example, we could design a piece of hardware that accepts one character every 200 million cycles. This would require a typing speed of 100 words/minute, assuming words on average consisted of five letters, which is certainly doable. Unfortunately, it would also require that the typist work in lockstep with the computer's clock. That is not acceptable since the typing speed (even of the same typist) varies from moment to moment.

What's the point? The point is that I/O devices usually operate at speeds very different from that of a microprocessor, and not in lockstep. We call this

latter characteristic *asynchronous*. Most interaction between a processor and I/O is asynchronous. To control processing in an asynchronous world requires some protocol or *handshaking* mechanism. So it is with our keyboard and monitor. In the case of the keyboard, we will need a one-bit status register, called a *flag*, to indicate if someone has or has not typed a character. In the case of the monitor, we will need a one-bit status register to indicate whether or not the most recent character sent to the monitor has been displayed, and so the monitor can be given another character to display.

These flags are the simplest form of *synchronization*. A single flag, called the *ready bit*, is enough to synchronize the output of the typist who can type characters at the rate of 100 words/minute with the input to a processor that can accept these characters at the rate of 200 million characters/second. Each time the typist types a character, the ready bit is set to 1. Each time the computer reads a character, it clears the ready bit. By examining the ready bit before reading a character, the computer can tell whether it has already read the last character typed. If the ready bit is clear, no characters have been typed since the last time the computer read a character, and so no additional read would take place. When the computer detects that the ready bit is set, it could only have been caused by a **new** character being typed, so the computer would know to again read a character.

The single ready bit provides enough handshaking to ensure that the asynchronous transfer of information between the typist and the microprocessor can be carried out accurately.

If the typist could type at a constant speed, and we did have a piece of hardware that would accept typed characters at precise intervals (e.g., one character every 200 million cycles), then we would not need the ready bit. The computer would simply know, after 200 million cycles of doing other stuff, that the typist had typed exactly one more character, and the computer would read that character. In this hypothetical situation, the typist would be typing in lockstep with the processor, and no additional synchronization would be needed. We would say the computer and typist were operating *synchronously*. That is, the input activity was synchronous.

#### 9.2.1.3 Interrupt-Driven vs. Polling

The processor, which is computing, and the typist, who is typing, are two separate entities. Each is doing its own thing. Still, they need to interact; that is, the data that is typed has to get into the computer. The issue of *interrupt-driven* vs. *polling* is the issue of who controls the interaction. Does the processor do its own thing until being interrupted by an announcement from the keyboard, "Hey, a key has been struck. The ASCII code is in the input device register. You need to read it." This is called *interrupt-driven I/O*, where the keyboard controls the interaction. Or, does the processor control the interaction, specifically by interrogating (usually, again and again) the ready bit until it (the processor) detects that the ready bit is set. At that point, the processor knows it is time to read the device register. This second type of interaction when the processor is in charge is called *polling*, since the ready bit is polled by the processor, asking if any key has been struck.

Section 9.2.2.2 describes how polling works. Section 9.4 explains interrupt-driven I/O.

#### 9.2.2 Input from the Keyboard

#### 9.2.2.1 Basic Input Registers (KBDR and KBSR)

We have already noted that in order to handle character input from the keyboard, we need two things: a data register that contains the character to be input and a synchronization mechanism to let the processor know that input has occurred. The synchronization mechanism is contained in the status register associated with the keyboard.

These two registers are called the *keyboard data register* (KBDR) and the *keyboard status register* (KBSR). They are assigned addresses from the memory address space. As shown in Table A.3, address xFE02 is assigned to the KBDR; address xFE00 is assigned to the KBSR.



Figure 9.3 Keyboard device registers.

Even though a character needs only 8 bits and the synchronization mechanism needs only 1 bit, it is easier to assign 16 bits (like all memory addresses in the LC-3) to each. In the case of KBDR, bits [7:0] are used for the data, and bits [15:8] contain x00. In the case of KBSR, bit [15] contains the synchronization mechanism, that is, the ready bit. Figure 9.3 shows the two device registers needed by the keyboard.

#### 9.2.2.2 The Basic Input Service Routine

KBSR[15] controls the synchronization of the slow keyboard and the fast processor. When a key on the keyboard is struck, the ASCII code for that key is loaded into KBDR[7:0], and the electronic circuits associated with the keyboard automatically set KBSR[15] to 1. When the LC-3 reads KBDR, the electronic circuits associated with the keyboard automatically clear KBSR[15], allowing another key to be struck. If KBSR[15] = 1, the ASCII code corresponding to the last key struck has not yet been read, and so the keyboard is disabled; that is, no key can be struck until the last key is read.

If input/output is controlled by the processor (i.e., via polling), then a program can repeatedly test KBSR[15] until it notes that the bit is set. At that point, the processor can load the ASCII code contained in KBDR into one of the LC-3 registers. Since the processor only loads the ASCII code if KBSR[15] is 1, there is no danger of reading a single typed character multiple times. Furthermore, since the keyboard is disabled until the previous code is read, there is no danger of the processor missing characters that were typed. In this way, KBSR[15] provides the mechanism to guarantee that each key typed will be loaded exactly once.

The following input routine loads R0 with the ASCII code that has been entered through the keyboard and then moves on to the NEXT\_TASK in the program.

| 01 | START | LDI   | R1, A     | , | Test for            |
|----|-------|-------|-----------|---|---------------------|
| 02 |       | BRzp  | START     | , | character input     |
| 03 |       | LDI   | RO, B     |   |                     |
| 04 |       | BRnzp | NEXT_TASK | , | Go to the next task |
| 05 | Α     | .FILL | xFE00     | , | Address of KBSR     |
| 06 | В     | .FILL | xFE02     | , | Address of KBDR     |

As long as KBSR[15] is 0, no key has been struck since the last time the processor read the data register. Lines 01 and 02 comprise a loop that tests bit [15] of KBSR. Note the use of the LDI instruction, which loads R1 with the contents of xFE00, the memory-mapped address of KBSR. If the ready bit, bit [15], is clear, BRzp will branch to START and another iteration of the loop. When someone strikes a key, KBDR will be loaded with the ASCII code of that key, and the ready bit of KBSR will be set. This will cause the branch to fall through, and the instruction at line 03 will be executed. Again, note the use of the LDI instruction, which this time loads R0 with the contents of xFE02, the memory-mapped address of KBDR. The input routine is now done, so the program branches unconditionally to its NEXT\_TASK.

#### 9.2.2.3 Implementation of Memory-Mapped Input

Figure 9.4 shows the additional data path required to implement memory-mapped input. You are already familiar, from Chapter 5, with the data path required to



Figure 9.4 Memory-mapped input.

carry out the EXECUTE phase of the load instructions. Essentially three steps are required:

- 1. The MAR is loaded with the address of the memory location to be read.
- 2. Memory is read, resulting in MDR being loaded with the contents at the specified memory location.
- 3. The destination register (DR) is loaded with the contents of MDR.

In the case of memory-mapped input, the same steps are carried out, **except** instead of MAR being loaded with the address of a memory location, MAR is loaded with the address of a device register. Instead of the address control logic enabling memory to read, the address control logic selects the corresponding device register to provide input to the MDR.

#### 9.2.3 Output to the Monitor

#### 9.2.3.1 Basic Output Registers (DDR and DSR)

Output works in a way very similar to input, with DDR and DSR replacing the roles of KBDR and KBSR, respectively. DDR stands for Display Data Register, which drives the monitor display. DSR stands for Display Status Register. In the LC-3, DDR is assigned address xFE06. DSR is assigned address xFE04.



Figure 9.5 Monitor device registers.

As is the case with input, even though an output character needs only 8 bits and the synchronization mechanism needs only one bit, it is easier to assign 16 bits (like all memory addresses in the LC-3) to each output device register. In the case of DDR, bits [7:0] are used for data, and bits [15:8] contain x00. In the case of DSR, bit [15] contains the synchronization mechanism, that is, the ready bit. Figure 9.5 shows the two device registers needed by the monitor.

#### 9.2.3.2 The Basic Output Service Routine

DSR[15] controls the synchronization of the fast processor and the slow monitor display. When the LC-3 transfers an ASCII code to DDR[7:0] for outputting, the electronics of the monitor automatically clear DSR[15] as the processing of the contents of DDR[7:0] begins. When the monitor finishes processing the character on the screen, it (the monitor) automatically sets DSR[15]. This is a signal to the processor that it (the processor) can transfer another ASCII code to DDR for outputting. As long as DSR[15] is clear, the monitor is still processing the previous character, so the monitor is disabled as far as additional output from the processor is concerned.

If input/output is controlled by the processor (i.e., via polling), a program can repeatedly test DSR[15] until it notes that the bit is set, indicating that it is OK to write a character to the screen. At that point, the processor can store the ASCII code for the character it wishes to write into DDR[7:0], setting up the transfer of that character to the monitor's display.

The following routine causes the ASCII code contained in R0 to be displayed on the monitor:

```
START
01
               LDI
                        R1. A
                                      : Test to see if
02
                        START
                                      ; output register is ready
               BRzp
03
               STI
                        RO. B
04
                        NEXT_TASK
               BRnzp
05
               .FILL
                                      : Address of DSR
                        xFE04
06
       В
               .FILL
                        xFE06
                                      : Address of DDR
```

Like the routine for KBDR and KBSR in Section 9.2.2.2, lines 01 and 02 repeatedly poll DSR[15] to see if the monitor electronics is finished with the last character shipped by the processor. Note the use of LDI and the indirect access to xFE04, the memory-mapped address of DSR. As long as DSR[15] is clear, the monitor electronics is still processing this character, and BRzp branches to START for another iteration of the loop. When the monitor electronics finishes with the last character shipped by the processor, it automatically sets DSR[15] to 1, which causes the branch to fall through and the instruction at line 03 to be executed. Note the use of the STI instruction, which stores R0 into xFE06, the memory-mapped address of DDR. The write to DDR also clears DSR[15], disabling for the moment DDR from further output. The monitor electronics takes over and writes the character to the screen. Since the output routine is now done, the program unconditionally branches (line 04) to its NEXT\_TASK.

#### 9.2.3.3 Implementation of Memory-Mapped Output

Figure 9.6 shows the additional data path required to implement memory-mapped output. As we discussed previously with respect to memory-mapped input, the mechanisms for handling the device registers provide very little additional complexity to what already exists for handling memory accesses.

In Chapter 5, you became familiar with the process of carrying out the EXECUTE phase of the store instructions.

- 1. The MAR is loaded with the address of the memory location to be written.
- 2. The MDR is loaded with the data to be written to memory.
- 3. Memory is written, resulting in the contents of MDR being stored in the specified memory location.

In the case of memory-mapped output, the same steps are carried out, **except** instead of MAR being loaded with the address of a memory location, MAR is loaded with the address of a device register. Instead of the address control logic enabling memory to write, the address control logic asserts the load enable signal of DDR.

Memory-mapped output also requires the ability to **read** output device registers. You saw in Section 9.2.3.2 that before the DDR could be loaded, the ready



Figure 9.6 Memory-mapped output.

bit had to be in state 1, indicating that the previous character had already finished being written to the screen. The LDI and BRzp instructions on lines 01 and 02 perform that test. To do this, the LDI reads the output device register DSR, and BRzp tests bit [15]. If the MAR is loaded with xFE04 (the memory-mapped address of the DSR), the address control logic selects DSR as the input to the MDR, where it is subsequently loaded into R1, and the condition codes are set.

#### 9.2.3.4 Example: Keyboard Echo

When we type at the keyboard, it is helpful to know exactly what characters we have typed. We can get this echo capability easily (without any sophisticated electronics) by simply combining the two routines we have discussed. The result: The key typed at the keyboard is displayed on the monitor.

| 01  | START | LDI   | R1, KBSR  | ; Test for character input   |
|-----|-------|-------|-----------|------------------------------|
| 02  |       | BRzp  | START     |                              |
| 03  |       | LDI   | RO, KBDR  |                              |
| 04  | ECHO  | LDI   | R1, DSR   | ; Test output register ready |
| 05  |       | BRzp  | ECH0      |                              |
| 06  |       | STI   | RO, DDR   |                              |
| 07  |       | BRnzp | NEXT_TASK |                              |
| 08  | KBSR  | .FILL | xFE00     | ; Address of KBSR            |
| 09  | KBDR  | .FILL | xFE02     | ; Address of KBDR            |
| 0 A | DSR   | .FILL | xFE04     | ; Address of DSR             |
| 0 B | DDR   | .FILL | xFE06     | ; Address of DDR             |

#### 9.2.4 A More Sophisticated Input Routine

In the example of Section 9.2.2.2, the input routine would be a part of a program being executed by the computer. Presumably, the program requires character input from the keyboard. But how does the person sitting at the keyboard know when to type a character? Sitting there, the person may wonder whether or not the program is actually running, or if perhaps the computer is busy doing something else.

To let the person sitting at the keyboard know that the program is waiting for input from the keyboard, the computer typically prints a message on the monitor. Such a message is often referred to as a *prompt*. The symbols that are displayed by your operating system (e.g., % or C:) or by your editor (e.g., :) are examples of prompts.

The program fragment shown in Figure 9.7 obtains keyboard input via polling as we have shown in Section 9.2.2.2. It also includes a prompt to let the person sitting at the keyboard know when it is time to type a key. Let's examine this program fragment.

You are already familiar with lines 13 through 19 and lines 25 through 28, which correspond to the code in Section 9.2.3.4 for inputting a character via the keyboard and echoing it on the monitor.

You are also familiar with the need to save and restore registers if those registers are needed by instructions in the input routine. Lines 01 through 03 save R1, R2, and R3, lines 1D through 1F restore R1, R2, and R3, and lines 22 through 24 set aside memory locations for those register values.

This leaves lines 05 through 08, 0A through 11, 1A through 1C, 29 and 2A. These lines serve to alert the person sitting at the keyboard that it is time to type a character.

Lines 05 through 08 write the ASCII code x0A to the monitor. This is the ASCII code for a *new line*. Most ASCII codes correspond to characters that are visible on the screen. A few, like x0A, are control characters. They cause an action to occur. Specifically, the ASCII code x0A causes the cursor to move to the far left of the next line on the screen. Thus, the name *Newline*. Before attempting to write x0A, however, as is always the case, DSR[15] is tested (line 6) to see if DDR can accept a character. If DSR[15] is clear, the monitor is busy, and the loop (lines 06 and 07) is repeated. When DSR[15] is 1, the conditional branch (line 7) is not taken, and (line 8) x0A is written to DDR for outputting.

Lines 0A through 11 cause the prompt Input a character> to be written to the screen. The prompt is specified by the .STRINGZ pseudo-op on line 2A and is stored in 19 memory locations—18 ASCII codes, one per memory location, corresponding to the 18 characters in the prompt, and the terminating sentinel x0000.

Line 0C iteratively tests to see if the end of the string has been reached (by detecting x0000), and if not, once DDR is free, line 0F writes the next character in the input prompt into DDR. When x0000 is detected, the entire input prompt has been written to the screen, and the program branches to the code that handles the actual keyboard input (starting at line 13).

After the person at the keyboard types a character and it has been echoed (lines 13 to 19), the program writes one more new line (lines 1A through 1C) before branching to its NEXT\_TASK.

```
01
    START
             ST
                      R1.SaveR1
                                   : Save registers needed
02
             ST
                      R2.SaveR2
                                   ; by this routine
03
             ST
                      R3.SaveR3
04
    :
05
             LD
                      R2.Newline
06
    L1
             LDI
                      R3.DSR
07
             BRzp
                                   ; Loop until monitor is ready
                      L1
80
             STI
                      R2,DDR
                                   : Move cursor to new clean line
09
    ;
0Α
             LEA
                      R1.Prompt
                                   : Starting address of prompt string
0B
             LDR
                      RO.R1.#0
                                   ; Write the input prompt
    Loop
00
             BRz
                                   ; End of prompt string
                      Input
                      R3,DSR
0 D
    L2
             LDI
0 E
             BRzp
                      L2
                                   ; Loop until monitor is ready
0 F
             STI
                      RO.DDR
                                   ; Write next prompt character
10
             ADD
                      R1.R1.#1
                                   : Increment prompt pointer
11
                                   ; Get next prompt character
             BRnzp
                      Loop
12
13
    Input
             LDI
                      R3.KBSR
14
             BRzp
                      Input
                                   ; Poll until a character is typed
15
                      RO, KBDR
             LDI
                                   ; Load input character into RO
16
    L3
             LDI
                      R3.DSR
17
             BRzp
                      L3
                                   : Loop until monitor is ready
18
             STI
                      RO.DDR
                                   ; Echo input character
19
    L4
1A
             LDI
                      R3.DSR
1B
             BRzp
                      L4
                                   ; Loop until monitor is ready
                                   ; Move cursor to new clean line
1C
             STI
                      R2.DDR
1 D
                      R1.SaveR1
                                   : Restore registers
             LD
1 E
             LD
                      R2.SaveR2
                                   : to original values
1 F
             LD
                      R3, SaveR3
20
             BRnzp
                      NEXT_TASK
                                   ; Do the program's next task
21
22
    SaveR1
             .BLKW
                     1
                                   ; Memory for registers saved
23
    SaveR2
             .BLKW
                     1
24
    SaveR3
             .BLKW
                     1
25
    DSR
             .FILL
                      xFE04
26
    DDR
             .FILL
                      xFE06
27
    KBSR
             .FILL
                      xFE00
28
    KBDR
             .FILL
                      xFE02
29
    Newline .FILL
                     X000A
                                   : ASCII code for newline
    Prompt
             .STRINGZ ''Input a character>''
```

Figure 9.7 The more sophisticated input routine.

#### 9.2.5 Implementation of Memory-Mapped I/O, Revisited

We showed in Figures 9.4 and 9.6 partial implementations of the data path to handle (separately) memory-mapped input and memory-mapped output. We have also learned that in order to support interrupt-driven I/O, the two status registers must be writeable as well as readable.



Figure 9.8 Relevant data path implementation of memory-mapped I/O.

Figure 9.8 (also shown as Figure C.3 of Appendix C) shows the data path necessary to support the full range of features we have discussed for the I/O device registers. The Address Control Logic Block controls the input or output operation. Note that there are three inputs to this block. MIO.EN indicates whether a data movement from/to memory or I/O is to take place this clock cycle. MAR contains the address of the memory location or the memory-mapped address of an I/O device register. R.W indicates whether a load or a store is to take place. Depending on the values of these three inputs, the address control logic does nothing (MIO.EN = 0), or it provides the control signals to direct the transfer of data between the MDR and the memory or between the MDR and one of the I/O registers.

If R.W indicates a load, the transfer is from memory or I/O device to the MDR. The Address Control Logic Block provides the select lines to INMUX to source the appropriate I/O device register or memory (depending on MAR) and also enables the memory if MAR contains the address of a memory location.

If R.W indicates a store, the contents of the MDR is written either to memory or to one of the device registers. The address control logic either enables a write to memory or asserts the load enable line of the device register specified by the contents of the MAR.

# 9.3 Operating System Service Routines (LC-3 Trap Routines)

#### 9.3.1 Introduction

Recall Figure 9.7 of the previous section. In order for the program to successfully obtain input from the keyboard, it was necessary for the programmer to know several things:

1. The hardware data registers for both the monitor and the keyboard: the monitor so a prompt could be displayed, and the keyboard so the program would know where to get the input character.

- 2. The hardware status registers for both the monitor and the keyboard: the monitor so the program would know when it was OK to display the next character in the input prompt, and the keyboard so the program would know when someone had struck a key.
- 3. The asynchronous nature of keyboard input relative to the executing program.

This is beyond the knowledge of most application programmers. In fact, in the real world, if application programmers (or user programmers, as they are sometimes called) had to understand I/O at this level, there would be much less I/O and far fewer programmers in the business.

There is another problem with allowing user programs to perform I/O activity by directly accessing KBDR and KBSR. I/O activity involves the use of device registers that are shared by many programs. This means that if a user programmer were allowed to access the hardware registers, and he/she messed up, it could create havoc for other user programs. Thus, in general it is ill-advised to give user programmers access to these registers. That is why the addresses of hardware registers are part of the privileged memory address space and accessible only to programs that have supervisor privilege.

The simpler solution, as well as the safer solution to the problem of user programs requiring I/O, involves the TRAP instruction and the operating system, which of course has supervisor privilege.

We were first introduced to the TRAP instruction in Chapter 4 as a way to get the operating system to halt the computer. In Chapter 5 we saw that a user program could use the TRAP instruction to get the operating system to do I/O tasks for it (the user program). In fact a great benefit of the TRAP instruction, which we have already pointed out, is that it allows the user programmer to not have to know the gory details of I/O discussed earlier in this chapter. In addition, it protects user programs from the consequences of other inept user programmers.

Figure 9.9 shows a user program that, upon reaching location x4000, needs an I/O task performed. The user program uses the TRAP instruction to request the



Figure 9.9 Invoking an OS service routine using the TRAP instruction.

operating system to perform the task on behalf of the user program. The operating system takes control of the computer, handles the request specified by the TRAP instruction, and then returns control back to the user program at location x4001. As we said at the start of this chapter, we usually refer to the request made by the user program as a *system call* or a *service call*.

#### 9.3.2 The Trap Mechanism

The trap mechanism involves several elements:

- 1. A set of service routines executed on behalf of user programs by the operating system. These are part of the operating system and start at arbitrary addresses in system space. The LC-3 was designed so that up to 256 service routines can be specified. Table A.2 in Appendix A contains the LC-3's current complete list of operating system service routines.
- 2. A table of the starting addresses of these 256 service routines. This table is stored in memory locations x0000 to x00FF. The table is referred to by various names by various companies. One company calls this table the System Control Block. Another company calls it the Trap Vector Table. Figure 9.10 shows the Trap Vector Table of the LC-3, with specific starting addresses highlighted. Among the starting addresses are the one for the character output service routine (memory location x0420), which is stored in memory location x0021, the one for the keyboard input service routine (location x04A0), stored in location x0023, and the one for the machine halt service routine (location x0520), stored in location x0025.

| x0000                | •     |
|----------------------|-------|
| x0020                | x03E0 |
| x0021                | x0420 |
| x0022                | x0460 |
| x0023                | x04A0 |
| x0024                | x04E0 |
| x0025                | x0520 |
| *<br>*<br>*<br>*00FF | •     |

Figure 9.10 The Trap Vector Table.

- 3. **The TRAP instruction.** When a user program wishes to have the operating system execute a specific service routine on behalf of the user program, and then return control to the user program, the user program uses the TRAP instruction (as we have been doing since Chapter 4).
- 4. **A linkage** back to the user program. The service routine must have a mechanism for returning control to the user program.

#### 9.3.3 The TRAP Instruction

The TRAP instruction causes the service routine to execute by (1) changing the PC to the starting address of the relevant service routine on the basis of its trap vector, and (2) providing a way to get back to the program that executed the TRAP instruction. The "way back" is referred to as a *linkage*.

As you know, the **TRAP** instruction is made up of two parts: the TRAP opcode 1111 and the trap vector (bits [7:0]), which identifies the service routine the user program wants the operating system to execute on its behalf. Bits [11:8] must be zero.

In the following example, the trap vector is x23.

|      | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4    | 3    | 2  | 1 | 0 |
|------|----|----|----|----|----|----|---|---|---|---|----|------|------|----|---|---|
|      | 1  | 1  | 1  | 1  | 0  | 0  | 0 | 0 | 0 | 0 | 1  | 0    | 0    | 0  | 1 | 1 |
| TRAP |    |    |    |    |    |    |   |   |   |   | tı | ap v | ecto | or |   |   |

The EXECUTE phase of the TRAP instruction's instruction cycle does three things:

- 1. The PSR and PC are both pushed onto the system stack. Since the PC was incremented during the FETCH phase of the TRAP instruction's instruction cycle, the return linkage is automatically saved in the PC. When control returns to the user program, the PC will automatically be pointing to the instruction following the TRAP instruction.

  Note that the program requesting the trap service routine can be running
  - either in Supervisor mode or in User mode. If in User mode, R6, the stack pointer, is pointing to the user stack. Before the PSR and PC can be pushed onto the system stack, the current contents of R6 must be stored in Saved\_USP, and the contents of Saved\_SSP loaded into R6.
- 2. PSR[15] is set to 0, since the service routine is going to require supervisor privilege to execute. PSR[10:8] are left unchanged since the priority of the TRAP routine is the same as the priority of the program that requested it.
- 3. The 8-bit trap vector is zero-extended to 16 bits to form an address that corresponds to a location in the Trap Vector Table. For the trap vector x23, that address is x0023. Memory location x0023 contains x04A0, the starting address of the TRAP x23 service routine. The PC is loaded with x04A0, completing the instruction cycle.

Since the PC contains x04A0, processing continues at memory address x04A0.

Location x04A0 is the starting address of the operating system service routine to input a character from the keyboard. We say the trap vector "points" to the starting address of the TRAP routine. Thus, TRAP x23 causes the operating system to start executing the keyboard input service routine.

## 9.3.4 The RTI Instruction: To Return Control to the Calling Program

The only thing left to show is a mechanism for returning control to the calling program, once the trap service routine has finished execution.

This is accomplished by the Return from Trap or Interrupt (RTI) instruction:

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|    | R' | TI |    |    |    |   |   |   |   |   |   |   |   |   |   |

The RTI instruction (opcode = 1000, with no operands) pops the top two values on the system stack into the PC and PSR. Since the PC contains the address following the address of the TRAP instruction, control returns to the user program at the correct address.

Finally, once the PSR has been popped off the system stack, PSR[15] must be examined to see whether the processor was running in User mode or Supervisor mode when the TRAP instruction was executed. If in User mode, the stack pointers need to be adjusted to reflect that now back in User mode, the relevant stack in use is the user stack. This is done by loading the Saved\_SSP with the current contents of R6, and loading R6 with the contents of Saved\_USP.

#### 9.3.5 A Summary of the Trap Service Routine Process

Figure 9.11 shows the LC-3 using the TRAP instruction and the RTI instruction to implement the example of Figure 9.9. The flow of control goes from (A) within a user program that needs a character input from the keyboard, to (B) the operating system service routine that performs that task on behalf of the user program, back to the user program (C) that presumably uses the information contained in the input character.

As we know, the computer continually executes its instruction cycle (FETCH, DECODE, etc.) on sequentially located instructions until the flow of control is changed by changing the contents of the PC during the EXECUTE phase of the current instruction. In that way, the next FETCH will be at a redirected address.

The TRAP instruction with trap vector x23 in our user program does exactly that. Execution of TRAP x23 causes the PSR and incremented PC to be pushed onto the system stack and the contents of memory location x0023 (which, in this case, contains x04A0) to be loaded into the PC. The dashed line on Figure 9.11 shows the use of the trap vector x23 to obtain the starting address of the trap service routine from the Trap Vector Table.

The next instruction cycle starts with the FETCH of the contents of x04A0, which is the first instruction of the relevant operating system service routine. The trap service routine executes to completion, ending with the RTI instruction,



Figure 9.11 Flow of control from a user program to an OS service routine and back.

which loads the PC and PSR with the top two elements on the system stack, that is, the PSR and incremented PC that were pushed during execution of the TRAP instruction. Since the PC was incremented prior to being pushed onto the system stack, it contains the address of the instruction following the TRAP instruction in the calling program, and the user program resumes execution by fetching the instruction following the TRAP instruction.

The following program is provided to illustrate the use of the TRAP instruction. It can also be used to amuse the average four-year-old!

#### Example 9.1

Write a game program to do the following: A person is sitting at a keyboard. Each time the person types a capital letter, the program outputs the lowercase version of that letter. If the person types a 7, the program terminates.

The following LC-3 assembly language program will do the job.

```
01
              .ORIG x3000
02
              LD
                    R2,TERM
                              ; Load -7
03
              LD
                    R3, ASCII; Load ASCII difference
04
      AGAIN
             TRAP
                    x23
                              ; Request keyboard input
05
             ADD
                    R1,R2,R0; Test for terminating
06
              BRz
                    EXIT
                              : character
07
             ADD
                    RO.RO.R3: Change to lowercase
08
             TRAP
                    x21
                              ; Output to the monitor
09
              BRnzp AGAIN
                              ; ... and do it again!
0A
      TERM
              .FILL xFFC9
                              ; FFC9 is negative of ASCII 7
0B
      ASCII
              .FILL x0020
      EXIT
                   x25
00
             TRAP
                              ; Halt
0 D
              .END
```

The program executes as follows: The program first loads constants xFFC9 and x0020 into R2 and R3. The constant xFFC9, which is the negative of the ASCII code for 7, is used to test the character typed at the keyboard to see if the four-year-old wants to continue playing. The constant x0020 is the zero-extended difference between the ASCII code for a capital letter and the ASCII code for that same letter's lowercase representation. For example, the ASCII code for  $\bf A$  is x41; the ASCII code for  $\bf a$  is x61. The ASCII codes for  $\bf Z$  and  $\bf z$  are x5A and x7A, respectively.

Then TRAP x23 is executed, which invokes the keyboard input service routine. When the service routine is finished, control returns to the application program (at line 05), and R0 contains the ASCII code of the character typed. The ADD and BRz instructions test for the terminating character 7. If the character typed is not a 7, the ASCII uppercase/lowercase difference (x0020) is added to the input ASCII code, storing the result in R0. Then a TRAP to the monitor output service routine is called. This causes the lowercase representation of the same letter to be displayed on the monitor. When control returns to the application program (this time at line 09), an unconditional BR to AGAIN is executed, and another request for keyboard input appears.

The correct operation of the program in this example assumes that the person sitting at the keyboard only types capital letters and the value 7. What if the person types a \$? A better solution to Example 9.1 would be a program that tests the character typed to be sure it really is a capital letter from among the 26 capital letters in the alphabet or the single digit 7, and if it is not, takes corrective action.

Question: Augment this program to add the test for bad data. That is, write a program that will type the lowercase representation of any capital letter typed and will terminate if anything other than a capital letter is typed. See Exercise 9.20.



#### 9.3.6 Trap Routines for Handling I/O

With the constructs just provided, the input routine described in Figure 9.7 can be slightly modified to be the input service routine shown in Figure 9.12. Two changes are needed: (1) We add the appropriate .ORIG and .END pseudo-ops. .ORIG specifies the starting address of the input service routine—the address found at location x0023 in the Trap Vector Table. And (2) we terminate the input service routine with the RTI instruction rather than the BR NEXT\_TASK, as is done on line 20 in Figure 9.7. We use RTI because the service routine is invoked by TRAP x23. It is not part of the user program, as was the case in Figure 9.7.

The output routine of Section 9.2.3.2 can be modified in a similar way, as shown in Figure 9.13. The results are input (Figure 9.12) and output (Figure 9.13) service routines that can be invoked simply and safely by the TRAP instruction with the appropriate trap vector. In the case of input, upon completion of TRAP x23, R0 contains the ASCII code of the keyboard character typed. In the case of output, the initiating program must load R0 with the ASCII code of the character it wishes displayed on the monitor and then invoke TRAP x21.

```
01
          Service Routine for Keyboard Input
02
0.3
                .ORIG
                        x04A0
04
       START
                ST
                        R1.SaveR1
                                         : Save the values in the registers
05
                ST
                        R2.SaveR2
                                          : that are used so that they
06
                ST
                        R3.SaveR3
                                          : can be restored before RET
07
       ;
                LD
                        R2.Newline
80
09
       L1
                LDI
                        R3.DSR
                                          : Check DDR -- is it free?
0Α
                BRzp
                        L1
0 B
                STI
                        R2,DDR
                                          ; Move cursor to new clean line
0.0
       ;
0 D
                LEA
                        R1.Prompt
                                          ; Prompt is starting address
0 E
                                          ; of prompt string
1 F
                LDR
                        RO.R1.#0
                                          ; Get next prompt character
       Loop
10
                BRz
                        Input
                                          ; Check for end of prompt string
                        R3.DSR
11
       L2
                LDI
12
                BRzp
                        L2
13
                STI
                        RO,DDR
                                          : Write next character of
14
                                          ; prompt string
15
                ADD
                        R1,R1,#1
                                          ; Increment prompt pointer
16
                BRnzp
                        Loop
17
18
                LDI
                        R3,KBSR
       Input
                                          ; Has a character been typed?
19
                BRzp
                        Input
1A
                        RO, KBDR
                LDI
                                          ; Load it into RO
1B
                        R3,DSR
       L3
                LDI
1C
                        L3
                BRzp
1 D
                STI
                        RO.DDR
                                          : Echo input character
1E
                                          : to the monitor
1 F
       L4
20
                LDI
                        R3.DSR
21
                        L4
                BRzp
                                          : Move cursor to new clean line
22
                STI
                        R2.DDR
23
                I D
                        R1.SaveR1
                                          : Service routine done, restore
24
                LD
                        R2.SaveR2
                                          ; original values in registers.
25
                LD
                        R3, Save R3
26
                RTI
                                          ; Return from Trap
27
28
       SaveR1
               .BLKW
                        1
29
       SaveR2
                .BLKW
                        1
2A
       SaveR3
               .BLKW
                        1
2B
       DSR
                .FILL
                        xFE04
2C
       DDR
                        xFF06
                .FILL
2 D
       KBSR
                .FILL
                        xFE00
2E
       KBDR
                .FILL
                        xFE02
2F
       Newline .FILL
                        X000A
                                          ; ASCII code for newline
30
       Prompt
                .STRINGZ "Input a character>"
31
                .END
```

Figure 9.12 Character input service routine.

```
01
                .ORIG
                        x0420
                                        ; System call starting address
02
                 ST
                        R1. SaveR1
                                        ; R1 will be used to poll the DSR
03
                                        : hardware
04
      ; Write the character
05
                        R1. DSR
      TryWrite LDI
                                       : Get status
                        TryWrite
                                        ; Bit 15 on says display is ready
06
                 BRzp
07
      WriteIt
                                        : Write character
                 STI
                        RO. DDR
08
09
      : return from trap
0.4
                        R1, SaveR1
      Return
                 I D
                                        : Restore registers
0B
                 RTI
                                        : Return from trap
00
      DSR
                 .FILL
                        xFE04
                                        : Address of display status register
0.0
      DDR
                 .FILL
                        xFE06
                                        ; Address of display data register
0 E
      SaveR1
                 .BLKW
                        1
0 F
                 .END
```

Figure 9.13 Character output service routine.

#### 9.3.7 A Trap Routine for Halting the Computer

Recall from Section 4.5 that the RUN latch is ANDed with the crystal oscillator to produce the clock that controls the operation of the computer. We noted that if that one-bit latch was cleared, the output of the AND gate would be 0, stopping the clock.

Years ago, most ISAs had a HALT instruction for stopping the clock. Given how infrequently that instruction is executed, it seems wasteful to devote an opcode to it. In many modern computers, the RUN latch is cleared by a TRAP routine. In the LC-3, the RUN latch is bit [15] of the Master Control Register (MCR), which is memory-mapped to location xFFFE. Figure 9.14 shows the trap service routine for halting the processor, that is, for stopping the clock.

```
01
                     .ORIG
                             x0520
                                        ; Where this routine resides
02
                    ST
                            R1, SaveR1; R1: a temp for MC register
03
                    ST
                            RO, SaveRO; RO is used as working space
04
05
    ; print message that machine is halting
06
07
                    LD
                            RO. ASCIINewLine
80
                    TRAP
                            x21
09
                    LEA
                            RO. Message
                    TRAP
0A
                            x22
0B
                            RO, ASCIINewLine
                    LD
00
                    TRAP
                            x21
0D
0E
   ; clear bit 15 at xFFFE to stop the machine
0F
10
                    LDI
                            R1. MCR
                                        ; Load MC register into R1
11
                    LD
                            RO. MASK
                                        ; R0 = x7FFF
12
                    AND
                            RO, R1, RO; Mask to clear the top bit
13
                    STI
                            RO. MCR
                                        : Store RO into MC register
```

Figure 9.14 HALT service routine for the LC-3 (Fig. 9.14 continued on next page.)

```
14:
15 : return from HALT routine.
16 : (how can this routine return if the machine is halted above?)
17 :
18
                   I D
                           R1, SaveR1; Restore registers
19
                   ΙD
                           RO. SaveRO
1A
                   RTI
1B :
1C
   : Some constants
1D :
1E ASCIINewLine
                    .FILL
                           x000A
1F SaveR0
                    .BI KW
                           1
20 SaveR1
                    .BLKW
                           1
                   .STRINGZ
21 Message
                              "Halting the machine."
22 MCR
                    .FILL
                           xFFFE
                                      : Address of MCR
23 MASK
                    .FILL
                           x7FFF
                                      : Mask to clear the top bit
24
                    .END
```

Figure 9.14 HALT service routine for the LC-3 (continued Fig. 9.14 from previous page.)



First (lines 02 and 03), registers R1 and R0 are saved. R1 and R0 are saved because they are needed by the service routine. Then (lines 07 through 0C), the banner *Halting the machine* is displayed on the monitor. Finally (lines 10 through 13), the RUN latch (MCR[15]) is cleared by ANDing the MCR with 0111111111111111. That is, MCR[14:0] remains unchanged, but MCR[15] is cleared. *Question*: What instruction (or trap service routine) can be used to start the clock? *Hint*: This is a trick question!:-)

#### 9.3.8 The Trap Routine for Character Input (One Last Time)

Let's look again at the keyboard input service routine of Figure 9.12. In particular, let's look at the three-line sequence that occurs at symbolic addresses L1, L2, L3, and L4:

```
LABEL LDI R3,DSR
BRzp LABEL
STI Reg,DDR
```

Can the JSR/RET mechanism enable us to replace these four occurrences of the same sequence with a single subroutine? *Answer:* Yes, **almost.** 

Figure 9.15, our "improved" keyboard input service routine, contains

```
JSR WriteChar
```

at lines 04, 0A, 10, and 13, and the four-instruction subroutine

```
WriteChar LDI R3,DSR
BRzp WriteChar
STI R2,DDR
RET
```

at lines 1A through 1D. Note the RET instruction (a.k.a. JMP R7) that is needed to terminate the subroutine.

```
01
                     .ORIG
                              x04A0
02
     START
                    JSR
                             SaveReg
03
                    LD
                              R2, Newline
04
                    JSR
                              WriteChar
05
                              R1, PROMPT
                    LEA
06
     ;
07
08
                     I DR
                              R2,R1,#0
     Loop
                                            ; Get next prompt char
09
                              Input
                    BRz
0 A
                    JSR
                              WriteChar
0B
                    ADD
                              R1.R1.#1
00
                    BRnzp
                              Loop
0 D
0 E
     Input
                    JSR
                              ReadChar
0 F
                    ADD
                              R2, R0, #0
                                            : Move char to R2 for writing
10
                    JSR
                              WriteChar
                                            : Echo to monitor
11
     ;
12
                    ΙD
                              R2. Newline
13
                    JSR
                              WriteChar
                    JSR
14
                              RestoreReg
15
                    RTI
                                            ; RTI terminates the trap routine
16
17
     Newline
                     .FILL
                              x000A
                     .STRINGZ "Input a character>"
18
     PROMPT
19
1A
     WriteChar
                    LDI
                              R3.DSR
1B
                    BRzp
                              WriteChar
1C
                    STI
                              R2.DDR
1 D
                    RET
                                            ; JMP R7 terminates subroutine
1E
     DSR
                     .FILL
                              xFE04
1F
     DDR
                     .FILL
                              xFE06
20
21
     ReadChar
                    LDI
                              R3.KBSR
22
                    BRzp
                              ReadChar
23
                    LDI
                              RO, KBDR
24
                    RET
25
     KBSR
                     .FILL
                              xFE00
26
     KBDR
                     .FILL
                              xFE02
27
28
                       ST
                                R1.SaveR1
       SaveReg
29
                       ST
                                R2, SaveR2
                       ST
                                R3, SaveR3
2A
2B
                       ST
                                R4, SaveR4
20
                       ST
                                R5, SaveR5
2D
                       ST
                                R6, SaveR6
2E
                       RET
2F
30
       RestoreReg
                       LD
                                R1, SaveR1
31
                       LD
                                R2, SaveR2
32
                       I D
                                R3, SaveR3
33
                       LD
                                R4, SaveR4
34
                       LD
                                R5, SaveR5
35
                       LD
                                R6, SaveR6
36
                       RET
37
       SaveR1
                       .FILL
                                x0000
38
       SaveR2
                       .FILL
                                x0000
39
       SaveR3
                       .FILL
                                x0000
3A
       SaveR4
                       .FILL
                                x0000
3B
       SaveR5
                       .FILL
                                x0000
3C
       SaveR6
                       .FILL
                                x0000
                       .END
3D
```

Figure 9.15 The LC-3 trap service routine for character input (our final answer!).

Note the hedging: *almost*. In the original sequences starting at L2 and L3, the STI instruction forwards the contents of R0 (not R2) to the DDR. We can fix that easily enough, as follows: In line 08 of Figure 9.15, we use

LDR R2.R1.#0

instead of

LDR R0,R1,#0

This causes each character in the prompt to be loaded into R2. The subroutine Writechar forwards each character from R2 to the DDR.

In line 0F of Figure 9.15, we insert the instruction

ADD R2.R0.#0

in order to move the keyboard input (which is in R0) into R2. The subroutine Writechar forwards it from R2 to the DDR. Note that R0 still contains the keyboard input. Furthermore, since no subsequent instruction in the service routine loads R0, R0 still contains the keyboard input after control returns to the user program.

In line 12 of Figure 9.15, we insert the instruction

LD R2, Newline

in order to move the "newline" character into R2. The subroutine Writechar forwards it from R2 to the DDR.

Figure 9.15 is the actual LC-3 trap service routine provided for keyboard input.

#### 9.3.9 PUTS: Writing a Character String to the Monitor

Before we leave the example of Figure 9.15, note the code on lines 08 through 0C. This fragment of the service routine is used to write the sequence of characters *Input a character* to the monitor. A sequence of characters is often referred to as a *string of characters* or a *character string*. This fragment is also present in Figure 9.14, with the result that *Halting the machine* is written to the monitor. In fact, it is so often the case that a user program needs to write a string of characters to the monitor that this function is given its own trap service routine in the LC-3 operating system. Thus, if a user program requires a character string to be written to the monitor, it need only provide (in R0) the starting address of the character string, and then invoke TRAP x22. In LC-3 assembly language this TRAP is called *PUTS*.

PUTS (or TRAP x22) causes control to be passed to the operating system, and the trap routine shown in Figure 9.16 is executed. Note that PUTS is the code of lines 08 through 0C of Figure 9.15, with a few minor adjustments.

```
01
         This service routine writes a NULL-terminated string to the console.
02
         It services the PUTS service call (TRAP x22).
03
       : Inputs: RO is a pointer to the string to print.
04
                      .ORIG
05
                              x0460
                      ST
                              RO. SaveRO
06
                                                ; Save registers that
                              R1, SaveR1
07
                      ST
                                                ; are needed by this
08
                      ST
                              R3. SaveR3
                                                : trap service routine
09
       ; Loop through each character in the array
0.4
0B
00
       Loop
                      LDR
                               R1, R0, #0
                                                : Retrieve the character(s)
0.0
                      BRz
                               Return
                                                ; If it is 0, done
0 E
       L2
                      LDI
                              R3,DSR
0 F
                              L2
                      BRzp
                               R1, DDR
10
                      STI
                                                ; Write the character
11
                      ADD
                              RO, RO, #1
                                                ; Increment pointer
12
                      BRnzp
                              Loop
                                                : Do it all over again
13
14
       : Return from the request for service call
15
                      LD
                              R3. SaveR3
       Return
                      I D
                              R1, SaveR1
16
17
                              RO, SaveRO
                      LD
18
                      RTI
19
       ; Register locations
1A
1B
       DSR
                      .FILL
                              xFE04
1C
       DDR
                      .FILL
                              xFE06
1 D
       SaveR0
                      .FILL
                              x0000
1E
       SaveR1
                      .FILL
                              x0000
1 F
       SaveR3
                      .FILL
                              x0000
20
                      .END
```

Figure 9.16 The LC-3 PUTS service routine.

## 9.4 Interrupts and Interrupt-Driven I/O

In Section 9.2.1.3, we noted that interaction between the processor and an I/O device can be controlled by the processor (i.e., polling) or it can be controlled by the I/O device (i.e., interrupt driven). In Sections 9.2.2, 9.2.3, and 9.2.4, we have studied several examples of polling. In each case, the processor tested the ready bit of the status register again and again, and when the ready bit was finally 1, the processor branched to the instruction that did the input or output operation.

We are now ready to study the case where the interaction is controlled by the I/O device.

#### 9.4.1 What Is Interrupt-Driven I/O?

The essence of interrupt-driven I/O is the notion that an I/O device that may or may not have anything to do with the program that is running can (1) force the

Program A is executing instruction n
Program A is executing instruction n+1
Program A is executing instruction n+2

1: Interrupt signal is detected
1: Program A is put into suspended animation
1: PC is loaded with the starting address of Program B
2: Program B starts satisying I/O device's needs
2: Program B continues satisfying I/O device's needs
2: Program B continues satisfying I/O device's needs
2: Program B finishes satisfying I/O device's needs
3: Program A is brought back to life

Program A is executing instruction n+3
Program A is executing instruction n+4

Figure 9.17 Instruction execution flow for interrupt-driven I/O.

running program to stop, (2) have the processor execute a program that carries out the needs of the I/O device, and then (3) have the stopped program resume execution as if nothing had happened. These three stages of the instruction execution flow are shown in Figure 9.17.

As far as Program A is concerned, the work carried out and the results computed are no different from what would have been the case if the interrupt had never happened; that is, as if the instruction execution flow had been the following:

Program A is executing instruction n
Program A is executing instruction n+1
Program A is executing instruction n+2
Program A is executing instruction n+3
Program A is executing instruction n+4
...

#### 9.4.2 Why Have Interrupt-Driven I/O?

As is undoubtedly clear, polling requires the processor to waste a lot of time spinning its wheels, re-executing again and again the LDI and BR instructions until the ready bit is set. With interrupt-driven I/O, none of that testing and branching has to go on. Interrupt-driven I/O allows the processor to spend its time doing

what is hopefully useful work, executing some other program perhaps, until it is notified that some I/O device needs attention.

Example 9.2

Suppose we are asked to write a program that takes a sequence of 100 characters typed on a keyboard and processes the information contained in those 100 characters. Assume the characters are typed at the rate of 80 words/minute, which corresponds to one character every 0.125 seconds. Assume the processing of the 100-character sequence takes 12.49999 seconds, and that our program is to perform this process on 1000 consecutive sequences. How long will it take our program to complete the task? (Why did we pick 12.49999? To make the numbers come out nice, of course.):-)

We could obtain each character input by polling, as in Section 9.2.2. If we did, we would waste a lot of time waiting for the "next" character to be typed. It would take  $100 \cdot 0.125$  or 12.5 seconds to get a 100-character sequence.

On the other hand, if we use interrupt-driven I/O, the processor does not waste any time re-executing the LDI and BR instructions while waiting for a character to be typed. Rather, the processor can be busy working on the previous 100-character sequence that was typed, **except** for those very small fractions of time when it is interrupted by the I/O device to read the next character typed. Let's say that to read the next character typed requires executing a ten-instruction program that takes on the average 0.0000001 seconds to execute each instruction. That means 0.0000001 seconds for each character typed, or 0.00001 seconds for the entire 100-character sequence. That is, with interrupt-driven I/O, since the processor is only needed when characters are actually being read, the time required for each 100-character sequence is 0.00001 seconds, instead of 12.50000 seconds. The remaining 12.49999 of every 12.50000 seconds, the processor is available to do useful work. For example, it can process the previous 100-character sequence.

The bottom line: With polling, the time to complete the entire task for each sequence is 24.9999 seconds, 12.5 seconds to obtain the 100 characters + 12.49999 seconds to process them. With interrupt-driven I/O, the time to complete the entire task for each sequence after the first is 12.5 seconds, 0.00001 seconds to obtain the characters + 12.49999 seconds to process them. For 1000 sequences, that is the difference between 7 hours and 3  $\frac{1}{2}$  hours.

#### 9.4.3 Two Parts to the Process

There are two parts to interrupt-driven I/O:

- 1. the mechanism that enables an I/O device to interrupt the processor, and
- 2. the mechanism that handles the interrupt request.

#### 9.4.4 Part I: Causing the Interrupt to Occur

Several things must be true for an I/O device to actually interrupt the program that is running:

- 1. The I/O device **must want** service.
- 2. The device **must have the right** to request the service.
- 3. The device request **must be more urgent** than what the processor is currently doing.

If all three elements are present, the processor stops executing the program that is running and takes care of the interrupt.

#### 9.4.4.1 The Interrupt Signal from the Device

For an I/O device to generate an interrupt request, the device must want service, and it must have the right to request that service.

The Device Must Want Service We have discussed that already in the study of polling. It is the ready bit of the KBSR or the DSR. That is, if the I/O device is the keyboard, it wants service if someone has typed a character. If the I/O device is the monitor, it wants service (i.e., the next character to output) if the associated electronic circuits have successfully completed the display of the last character. In both cases, the I/O device wants service when the corresponding ready bit is set.

The Device Must Have the Right to Request That Service This is the interrupt enable bit, which can be set or cleared by the processor (usually by the operating system), depending on whether or not the processor wants to give the I/O device the right to request service. In most I/O devices, this interrupt enable (IE) bit is part of the device status register. In the KBSR and DSR shown in Figure 9.18, the IE bit is bit [14]. The **interrupt request signal from the I/O device** is the logical AND of the IE bit and the ready bit, as is also shown in Figure 9.18.



Figure 9.18 Interrupt enable bits and their use.

If the interrupt enable bit (bit [14]) is clear, it does not matter whether the ready bit is set; the I/O device will not be able to interrupt the processor because it (the I/O device) has not been given the right to interrupt the processor. In that case, the program will have to poll the I/O device to determine if it is ready.

If bit [14] is set, then interrupt-driven I/O is enabled. In that case, as soon as someone types a key (or as soon as the monitor has finished processing the last character), bit [15] is set. In this case, the device wants service, and it has been given the right to request service. The AND gate is asserted, causing an interrupt request to be generated from the I/O device.

#### 9.4.4.2 The Urgency of the Request

The third element in the list of things that must be true for an I/O device to actually interrupt the processor is that the request must be more urgent than the program

that is currently executing. Recall from Section 9.1.1.2 that each program runs at a specified level of urgency called its priority level. To interrupt the running program, the device must have a higher priority than the program that is currently running. Actually, there may be many devices that want to interrupt the processor at a specific time. To succeed, the device must have a higher priority level than all other demands for use of the processor.

Almost all computers have a set of priority levels that programs can run at. As we have already noted, the LC-3 has eight priority levels, PL0 to PL7. The higher the number, the more urgent the program. The PL of a program is usually the same as the PL (i.e., urgency) of the request to run that program. If a program is running at one PL, and a higher-level PL request wants the computer, the lower-priority program suspends processing until the higher-PL program executes and satisfies its more urgent request. For example, a computer's payroll program may run overnight, and at PL0. It has all night to finish—not terribly urgent. A program that corrects for a nuclear plant current surge may run at PL6. We are perfectly happy to let the payroll wait while the nuclear power correction keeps us from being blown to bits.

For our I/O device to successfully stop the processor and start an interruptdriven I/O request, the priority of the request must be higher than the priority of the program it wishes to interrupt. For example, we would not normally want to allow a keyboard interrupt from a professor checking e-mail to interrupt the nuclear power correction program.

### 9.4.4.3 The INT Signal

To stop the processor from continuing execution of its currently running program and service an interrupt request, the INT signal must be asserted. Figure 9.19 shows what is required to assert the INT signal. Figure 9.19 shows the status registers of several devices operating at various priority levels (PL). Any device that has bits [14] and [15] both set asserts its interrupt request signal. The interrupt request signals are input to a priority encoder, a combinational logic structure that selects the highest priority request from all those asserted. If the PL of that request is higher than the PL of the currently executing program, the INT signal is asserted.

### 9.4.4.4 The Test for INT

Finally, the test to enable the processor to stop and handle the interrupt. Recall from Chapter 4 that the instruction cycle continually sequences through the phases of the instruction cycle (FETCH, DECODE, EVALUATE ADDRESS, FETCH OPERAND, EXECUTE, and STORE RESULT). Each instruction changes the state of the computer, and that change is completed at the end of the instruction cycle for that instruction. That is, in the last clock cycle before the computer returns to the FETCH phase for the next instruction, the computer is put in the state caused by the complete execution of the current instruction.

Interrupts can happen at any time. They are asynchronous to the synchronous finite state machine controlling the computer. For example, the interrupt signal could occur when the instruction cycle is in its FETCH OPERAND phase. If we stopped the currently executing program when the instruction cycle was in



Figure 9.19 Generation of the INT signal.

its FETCH OPERAND phase, we would have to keep track of what part of the current instruction has executed and what part of the current instruction still has work to do. It makes much more sense to ignore interrupt signals except when we are at an instruction boundary; that is, the current instruction has completed, and the next instruction has not yet started. Doing that means we do not have to worry about partially executed instructions, since the state of the computer is the state created by the completion of the current instruction, period!

The additional logic to test for the interrupt signal is to augment the last state of the instruction cycle for each instruction with a test. Instead of **always** going from the last state of one instruction cycle to the first state of the FETCH phase of the next instruction, the next state depends on the INT signal. If INT is not asserted, then it is business as usual, with the control unit returning to the FETCH phase to start processing the next instruction. If INT is asserted, then the next state is the first state of Part II, handling the interrupt request.

# 9.4.5 Part II: Handling the Interrupt Request

Handling the interrupt request goes through three stages, as shown in Figure 9.17:

- 1. Initiate the interrupt (three lines numbered 1 in Figure 9.17).
- 2. Service the interrupt (four lines numbered 2 in Figure 9.17).
- 3. Return from the interrupt (one line numbered 3 in Figure 9.17). We will discuss each.

### 9.4.5.1 Initiate the Interrupt

Since the INT signal was asserted, the processor does not return to the first state of the FETCH phase of the next instruction cycle, but rather begins a sequence of actions to initiate the interrupt. The processor must do two things: (1) save the state of the interrupted program so it can pick up where it left off after the requirements of the interrupt have been completed, and (2) load the state of the higher priority interrupting program so it can start satisfying its request.

Save the State of the Interrupted Program The state of a program is a snapshot of the contents of all the program's resources. It includes the contents of the memory locations that are part of the program and the contents of all the general purpose registers. It also includes the PC and PSR.

Recall from Figure 9.1 in Section 9.1.1.4 that a program's PSR specifies the privilege level and priority level of that program. PSR[15] indicates whether the program is running in privileged (Supervisor) or unprivileged (User) mode. PSR[10:8] specifies the program's priority level (PL), from PL0 (lowest) to PL7 (highest). Also, PSR[2:0] is used to store the condition codes. PSR[2] is the N bit, PSR[1] is the Z bit, and PSR[0] is the P bit.

The first step in initiating the interrupt is to save enough of the state of the program that is running so that it can continue where it left off after the I/O device request has been satisfied. That means, in the case of the LC-3, saving the PC and the PSR. The PC must be saved since it knows which instruction should be executed next when the interrupted program resumes execution. The condition codes (the N, Z, and P flags) must be saved since they may be needed by a subsequent conditional branch instruction after the program resumes execution. The priority level of the interrupted program must be saved because it specifies the urgency of the interrupted program with respect to all other programs. When the interrupted program resumes execution, it is important to know what priority level programs can interrupt it and which ones cannot. Finally, the privilege level of the program must be saved since it specifies what processor resources the interrupted program can and cannot access.

Although many computers save the contents of the general purpose registers, we will not since we will assume that the service routine will always save the contents of any general purpose register that it needs before using it, and then restore it before returning to the interrupted program. The only state information the LC-3 saves are the PC and PSR.

The LC-3 saves this state information on the supervisor stack in the same way the PC and PSR are saved when a TRAP instruction is executed. That is, before the interrupt service routine starts, if the interrupted program is in User mode, the User Stack Pointer (USP) is stored in Saved\_USP, and R6 is loaded with the Supervisor Stack Pointer (SSP) from Saved\_SSP. Then the PSR and PC of the interrupted program are pushed onto the supervisor stack, where they remain unmolested while the service routine executes.

Load the State of the Interrupt Service Routine Once the state of the interrupted program has been safely saved on the supervisor stack, the second step

is to load the PC and PSR of the interrupt service routine. Interrupt service routines are similar to the trap service routines we have already discussed. They are program fragments stored in system space. They service interrupt requests.

Most processors use the mechanism of *vectored interrupts*. You are familiar with this notion from your study of the trap vector contained in the TRAP instruction. In the case of interrupts, the eight-bit vector is provided by the device that is requesting the processor be interrupted. That is, the I/O device transmits to the processor an eight-bit interrupt vector along with its interrupt request signal and its priority level. The interrupt vector corresponding to the highest priority interrupt request is the one supplied to the processor. It is designated INTV.

If the interrupt is taken, the processor expands the 8-bit interrupt vector (INTV) to form a 16-bit address, which is an entry into the Interrupt Vector Table. You know that the Trap Vector Table consists of memory locations x0000 to x00FF, each containing the starting address of a trap service routine. The Interrupt Vector Table consists of memory locations x0100 to x01FF, each containing the starting address of an interrupt service routine. The processor loads the PC with the contents of the location in the Interrupt Vector Table corresponding to the address formed by expanding the interrupt vector INTV.

For example, the LC-3 keyboard could interrupt the processor every time a key is pressed by someone sitting at the keyboard. The keyboard interrupt vector would indicate the location in the interrupt vector table that contains the starting address of the keyboard interrupt service routine.

The PSR is loaded as follows: Since no instructions in the service routine have yet executed, PSR[2:0] contains no meaningful information. We arbitrarily load it initially with 010. Since the interrupt service routine runs in privileged mode, PSR[15] is set to 0. PSR[10:8] is set to the priority level associated with the interrupt request.

This completes the initiation phase, and the interrupt service routine is ready to execute.

### 9.4.5.2 Service the Interrupt

Since the PC contains the starting address of the interrupt service routine, the service routine will execute, and the requirements of the I/O device will be serviced.

### 9.4.5.3 Return from the Interrupt

The last instruction in every interrupt service routine is RTI, return from trap or interrupt. When the processor finally accesses the RTI instruction, all the requirements of the I/O device have been taken care of.

Like the return from a trap routine discussed in Section 9.3.4, execution of the **RTI** instruction (opcode = 1000) for an interrupt service routine consists simply of popping the PC and the PSR from the supervisor stack (where they have been resting peacefully) and restoring them to their rightful places in the

processor. The condition codes are now restored to what they were when the program was interrupted, in case they are needed by a subsequent BR instruction in the interrupted program. PSR[15] and PSR[10:8] now reflect the privilege level and priority level of the about-to-be-resumed program. If the privilege level of the interrupted program is unprivileged, the stack pointers must be adjusted, that is, the Supervisor Stack Pointer saved, and the User Stack Pointer loaded into R6. The PC is restored to the address of the instruction that would have been executed next if the program had not been interrupted.

With all these things as they were before the interrupt occurred, the program can resume as if nothing had happened.

## 9.4.6 An Example

We complete the discussion of interrupt-driven I/O with an example.

Suppose program A is executing when I/O device B, having a PL higher than that of A, requests service. During the execution of the service routine for I/O device B, a still more urgent device C requests service.

Figure 9.20 shows the execution flow that must take place.



Figure 9.20 Execution flow for interrupt-driven I/O.

Program A consists of instructions in locations x3000 to x3010 and was in the middle of executing the ADD instruction at x3006 when device B sent its interrupt request signal and accompanying interrupt vector xF1, causing INT to be asserted.

Note that the interrupt service routine for device B is stored in locations x6200 to x6210; x6210 contains the RTI instruction. Note that the service routine

for B was in the middle of executing the AND instruction at x6202 when device C sent its interrupt request signal and accompanying interrupt vector xF2. Since the request associated with device C is of a higher priority than that of device B, INT is again asserted.

Note that the interrupt service routine for device C is stored in locations x6300 to x6315; x6315 contains the RTI instruction.

Let us examine the order of execution by the processor. Figure 9.21 shows several snapshots of the contents of the supervisor stack and the PC during the execution of this example.

The processor executes as follows: Figure 9.21a shows the supervisor stack and the PC before program A fetches the instruction at x3006. Note that the stack pointer is shown as Saved\_SSP, not R6. Since the interrupt has not yet occurred, R6 is pointing to the current contents of the user stack, which are not shown! The INT signal (caused by an interrupt from device B) is detected at the end of execution of the instruction in x3006. Since the state of program A must be



Figure 9.21 Snapshots of the contents of the supervisor stack and the PC during interrupt-driven I/O.

saved on the supervisor stack, the first step is to start using the supervisor stack. This is done by saving R6 in the Saved.UPC register and loading R6 with the contents of the Saved\_SSP register. The PSR of program A, which includes the condition codes produced by the ADD instruction, is pushed on the supervisor stack. Then the address x3007, the PC for the next instruction to be executed in program A is pushed on the stack. The interrupt vector associated with device B is expanded to 16 bits x01F1, and the contents of x01F1 (x6200) is loaded into the PC. Figure 9.21b shows the stack and PC at this point.

The service routine for device B executes until a higher priority interrupt is detected at the end of execution of the instruction at x6202. The PSR of the service routine for B, which includes the condition codes produced by the AND instruction at x6202, and the address x6203 are pushed on the stack. The interrupt vector associated with device C is expanded to 16 bits (x01F2), and the contents of x01F2 (x6300) is loaded into the PC. Figure 9.21c shows the supervisor stack and PC at this point.

Assume the interrupt service routine for device C executes to completion, finishing with the RTI instruction in x6315. The supervisor stack is popped twice, restoring the PC to x6203 and the PSR of the service routine for device B, including the condition codes produced by the AND instruction in x6202. Figure 9.21d shows the stack and PC at this point.

The interrupt service routine for device B resumes execution at x6203 and runs to completion, finishing with the RTI instruction in x6210. The supervisor stack is popped twice, restoring the PC to x3007 and the PSR of program A, including the condition codes produced by the ADD instruction in x3006. Finally, since program A is in User mode, the contents of R6 is stored in Saved\_SSP and R6 is loaded with the contents of Saved\_USP. Figure 9.21e shows the supervisor stack and PC at this point.

Program A resumes execution with the instruction at x3007.

### 9.4.7 Not Just I/O Devices

We have discussed the processing of interrupts in the context of I/O devices that have higher priority than the program that is running and therefore can stop that program to enable its interrupt service routine to execute.

We must point out that not all interrupts deal with I/O devices. Any event that has a higher priority and is external to the program that is running can interrupt the computer. It does so by supplying its INT signal, its INTV vector, and its priority level. If it is the highest priority event that wishes to interrupt the computer, it does so in the same way that I/O devices do as described above.

There are many examples of such events that have nothing to do with I/O devices. For example, a *timer interrupt* interrupts the program that is running in order to note the passage of a unit of time. The *machine check* interrupt calls attention to the fact that some part of the computer system is not functioning properly. The *power failure* interrupt notifies the computer that, for example, someone has yanked the power cord out of its receptacle. Unfortunately, we will have to put off dealing with all of these until later in your coursework.

# 9.5 Polling Revisited, Now That We Know About Interrupts

### 9.5.1 The Problem

Recall our discussion of polling: We continually test the ready bit in the relevant status register, and if it is not set, we branch back to again test the ready bit. For example, suppose we are writing a character string to the monitor, and we are using polling to determine when the monitor has successfully written the current character so we can dispatch the next character. We take it for granted that the three-instruction sequence LDI (to load the ready bit of the DSR), BRzp (to test it and fall through if the device is ready), and STI (to store the next character in the DDR) acts as an atomic unit. But what if we had interrupts enabled at the same time? That is, if an interrupt occurred **within** that LDI, BRzp, STI sequence (say, just before the STI instruction), it could easily be the case that the LDI instruction indicated the DDR was ready, the BRzp instruction did not branch back, but by the time the interrupt service routine completed so the STI could write to the DDR, the DDR may no longer be ready. The computer would execute the STI, but the write would not happen.

A simple, but somewhat contrived example :-), will illustrate the problem. Suppose you are executing a "for" loop ten times, where each time the loop body prints to the monitor a particular character. Polling is used to determine that the monitor is ready before writing the next character to the DDR. Since the loop body executes ten times, this should result in the character being printed on the monitor ten times. Suppose you also have keyboard interrupts enabled, and the keyboard service routine echoes the character typed.

Suppose the loop body executes as follows: LDI loads the ready bit, BRzp falls through since the monitor is ready, and STI stores the character in DDR. In the middle of this sequence, before the STI can execute, someone types a key. The keyboard interrupt occurs, the character typed is echoed, i.e., written to the DDR, and the keyboard interrupt service routine completes.

The interrupted loop body then takes over and "knows" the monitor is ready, so it executes the STI. ... except the monitor is not ready because it has not completed the write of the keyboard service routine! The STI of the loop body writes, but since DDR is not ready, the write does not occur. The final result: Only nine characters get written, not ten.

The problem becomes more serious if the string written is in code, and the missing write prevents the code from being deciphered.

A simple way to handle this would be to disable all interrupts while polling was going on. But consider the consequences. Suppose the polling was required for a long time. If we disable interrupts while polling is going on, interrupts would be disabled for that very long time, unacceptable in an environment where one is concerned about the time between a higher priority interrupt occurring and the interrupt getting service.

### 9.5.2 The Solution

A better solution is shown in Figure 9.22.

The sequence we want to make noninterruptable is shown on lines 0F to 11. We accomplish this by first loading R1 with the PSR in line 09 and R2 with the PSR having interrupts disabled in line 0A. PSR[14] is the interrupt enable bit for all interrupts associated with this program. Note that PSR is memory mapped to xFFFC. We enable interrupts by storing R1 in PSR (line 0D), followed immediately by disabling interrupts by storing R2 in PSR (line 0E). With interrupts disabled, we execute the three-instruction sequence LDI, BRzp, and LDI (lines 0F, 10, and 11) if the status register indicates that the device is ready. If the device is not ready, BRzp (line 10) takes the computer back to line 0D where interrupts are again enabled.

```
01
                .ORIG x0420
02
                    R6, R6, #-1
             ADD
0.3
             STR
                    R1,R6,#0
04
             ADD
                    R6, R6, #-1
                    R2,R6,#0
05
             STR
06
             ADD
                    R6, R6, #-1
07
             STR
                    R3,R6,#0
                                 ; Save R1,R2,R3 on the stack
08;
09
             LDI
                    R1. PSR
             LD
                    R2.INTMASK
0Α
0B
             AND
                    R2,R1,R2
                                 ; R1=original PSR, R2=PSR with interrupts disabled
00
0 D
    POLL
             STI
                    R1, PSR
                               ; enable interrupts (if they were enabled to begin)
0 E
             STI
                    R2, PSR
                               ; disable interrupts
0 F
             LDI
                    R3,DSR
10
                    POLL
                               : Poll the DSR
             BRzp
11
             STI
                    RO,DDR
                              ; Store the character into the DDR
12
             STI
                    R1.PSR
                              ; Restore original PSR
13
                    R3, R6, #0
14
             LDR
15
             ADD
                    R6, R6, #1
16
             LDR
                    R2, R6, #0
17
             ADD
                    R6,R6,#1
18
             LDR
                    R1.R6.#0
19
             ADD
                              ; Restore R3,R2,and R1 from the stack
                    R6,R6,#1
1 A
1B
             RTI
10
                     xBFFF
1D INTMASK .FILL
1E PSR
            .FILL
                     xFFFC
1F DSR
            .FILL
                     xFE04
20 DDR
                     xFE06
            .FILL
21
22
            .END
```

Figure 9.22 Polling AND allowing interrupts.

In this way, interrupts are disabled again and again, but each time only long enough to execute the three-instruction sequence LDI, BRzp, STI (in lines 0F, 10, 0D), after which interrupts are enabled again. The result: An interrupt would have to wait for the three-instruction sequence LDI, BRzp, STI to execute, rather than for the entire polling process to complete.

### **Exercises**

- **9.1** *a.* What is a device register?
  - b. What is a device data register?
  - c. What is a device status register?
- **9.2** Why is a ready bit not needed if synchronous I/O is used?
- 9.3 In Section 9.2.1.3, the statement is made that a typist would have trouble supplying keyboard input to a 300-MHz processor at the maximum rate (one character every 33 nanoseconds) that the processor can accept it. Assume an average word (including spaces between words) consists of six characters. How many words/minute would the typist have to type in order to exceed the processor's ability to handle the input?
- **9.4** Are the following interactions usually synchronous or asynchronous?
  - a. Between a remote control and a television set
  - b. Between the mail carrier and you, via a mailbox
  - c. Between a mouse and your PC

Under what conditions would each of them be synchronous? Under what conditions would each of them be asynchronous?

- **9.5** What is the purpose of bit [15] in the KBSR?
- **9.6** What problem could occur if a program does not check the ready bit of the KBSR before reading the KBDR?
- **9.7** Which of the following combinations describe the system described in Section 9.2.2.2?
  - a. Memory mapped and interrupt driven
  - b. Memory mapped and polling
  - c. Special opcode for I/O and interrupt driven
  - d. Special opcode for I/O and polling
- 9.8 Write a program that checks the initial value in memory location x4000 to see if it is a valid ASCII code, and if it is a valid ASCII code, prints the character. If the value in x4000 is not a valid ASCII code, the program prints nothing.
- 9.9 What problem is likely to occur if the keyboard hardware does not check the KBSR before writing to the KBDR?
- **9.10** What problem could occur if the display hardware does not check the DSR before writing to the DDR?
- **9.11** Which is more efficient, interrupt-driven I/O or polling? Explain.

- 9.12 Adam H. decided to design a variant of the LC-3 that did not need a keyboard status register. Instead, he created a readable/writable keyboard data and status register (KBDSR), which contains the same data as the KBDR. With the KBDSR, a program requiring keyboard input would wait until a nonzero value appeared in the KBDSR. The nonzero value would be the ASCII value of the last key press. Then the program would write a zero into the KBDSR, indicating that it had read the key press. Modify the basic input service of Section 8.2.2 to implement Adam's scheme.
- 9.13 Some computer engineering students decided to revise the LC-3 for their senior project. In designing the LC-4, they decided to conserve on device registers by combining the KBSR and the DSR into one status register: the IOSR (the input/output status register). IOSR[15] is the keyboard device ready bit and IOSR[14] is the display device ready bit. What are the implications for programs wishing to do I/O? Is this a poor design decision?
- **9.14** An LC-3 Load instruction specifies the address xFE02. How do we know whether to load from the KBDR or from memory location xFE02?
- **9.15** Name some of the advantages of doing I/O through a TRAP routine instead of writing the routine yourself each time you would like your program to perform I/O.
- **9.16** *a.* How many trap service routines can be implemented in the LC-3? Why?
  - b. Why must a RET instruction be used to return from a TRAP routine? Why won't a BR (Unconditional Branch) instruction work instead?
  - c. How many accesses to memory are made during the processing of a TRAP instruction? Assume the TRAP is already in the IR.
- **9.17** Refer to Figure 9.14, the HALT service routine.
  - a. What starts the clock after the machine is HALTed? *Hint:* How can the HALT service routine return after bit [15] of the Master Control Register is cleared?
  - b. Which instruction actually halts the machine?
  - c. What is the first instruction executed when the machine is started again?
  - d. Where will the RET of the HALT routine return to?

**9.18** Consider the following LC-3 assembly language program:

```
.ORIG
                 x3000
L1
        LEA
                  R1, L1
        AND
                  R2, R2. x0
                  R2, R2, x2
         ADD
         LD
                  R3, P1
L2
        LDR
                  RO, R1, xC
        OUT
                  R3. R3. #-1
         ADD
                  GLUE
        BRz
        ADD
                  R1, R1, R2
         BR
                  L2
GLUF
        HALT
Р1
         .FILL
         .STRINGZ "HBoeoakteSmtHaotren!s"
         . END
```

- a. After this program is assembled and loaded, what binary pattern is stored in memory location x3005?
- b. Which instruction (provide a memory address) is executed after instruction x3005 is executed?
- c. Which instruction (provide a memory address) is executed prior to instruction x3006?
- d. What is the output of this program?
- **9.19** The following LC-3 program is assembled and then executed. There are no assemble time or run-time errors. What is the output of this program? Assume all registers are initialized to 0 before the program executes.

9.20 The correct operation of the program in Example 9.1 assumes that the person sitting at the keyboard only types capital letters and the value 7. What if the person types a \$? A better program would be one that tests the character typed to be sure it really is a capital letter from among the 26 capital letters in the alphabet, and if it is not, takes corrective action. Your job: Augment the program of Example 9.1 to add a test for bad data. That is, write a program that will type the lowercase representation of any capital letter typed and will terminate if anything other than a capital letter is typed.

355

**9.21** Assume that an integer greater than 2 and less than 32,768 is deposited in memory location A by another module before the program below is executed.

```
.ORIG
                 x3000
                  R4. R4. #0
          AND
          LD
                  RO. A
          NOT
                  R5. R0
                  R5. R5. #2
          ADD
          ADD
                  R1. R4. #2
          JSR
RFMOD
                  MOD
                  STOREO
          BRz
          ADD
                  R7. R1. R5
          BRz
                  STORE1
          ADD
                  R1. R1. #1
          BR
                  REMOD
STORE1
          ADD
                  R4. R4. #1
STOREO
          ST
                  R4, RESULT
          TRAP
                  x25
MOD
          ADD
                  R2. R0. #0
          NOT
                  R3, R1
          ADD
                  R3. R3. #1
DEC
          ADD
                  R2, R2, R3
          BRp
                  DEC
          RET
          .BLKW 1
          .BLKW 1
RESULT
          .END
```

In 20 words or fewer, what does the above program do?

- **9.22** Recall the machine busy example. Suppose the bit pattern indicating which machines are busy and which are free is stored in memory location x4001. Write subroutines that do the following:
  - a. Check if no machines are busy, and return 1 if none are busy.
  - b. Check if all machines are busy, and return 1 if all are busy.
  - c. Check how many machines are busy, and return the number of busy machines.
  - d. Check how many machines are free, and return the number of free machines.
  - e. Check if a certain machine number, passed as an argument in R5, is busy, and return 1 if that machine is busy.
  - f. Return the number of a machine that is not busy.
- 9.23 The starting address of the trap routine is stored at the address specified in the TRAP instruction. Why isn't the first instruction of the trap routine stored at that address instead? Assume each trap service routine requires at most 16 instructions. Modify the semantics of the LC-3 TRAP

instruction so that the trap vector provides the starting address of the service routine.

**9.24** Following is part of a program that was fed to the LC-3 assembler. The program is supposed to read a series of input lines from the console into a buffer, search for a particular character, and output the number of times that character occurs in the text. The input text is terminated by an EOT and is guaranteed to be no more than 1000 characters in length. After the text has been input, the program reads the character to count.

The subroutine labeled COUNT that actually does the counting was written by another person and is located at address x3500. When called, the subroutine expects the address of the buffer to be in R5 and the address of the character to count to be in R6. The buffer should have a NULL to mark the end of the text. It returns the count in R6.

The OUTPUT subroutine that converts the binary count to ASCII digits and displays them was also written by another person and is at address x3600. It expects the number to print to be in R6.

Here is the code that reads the input and calls COUNT:

```
.ORIG
                x3000
        LEA
                R1. BUFFER
                x20
G_TEXT
        TRAP
                              ; Get input text
        ADD
                R2, R0, x-4
                G CHAR
        BRz
                RO, R1, #0
        STR
                R1. R1. #1
        ADD
        BRnzp
                G TEXT
                R2, R1, #0
G CHAR
        STR
                              : x0000 terminates buffer
        TRAP
                x20
                              : Get character to count
                RO. S CHAR
        ST
        LEA
                R5, BUFFER
        LEA
                R6, S_CHAR
        LD
                R4. CADDR
                R4
                              : Count character
        JSRR
                R4. OADDR
        LD
        JSRR
                R4
                              ; Convert R6 and display
        TRAP
                x25
CADDR
                x3500
                              ; Address of COUNT
        .FILL
OADDR
         .FILL
                x3600
                              : Address of OUTPUT
BUFFER
        .BLKW
                1001
        .FILL
                x0000
S_CHAR
         .END
```

There is a problem with this code. What is it, and how might it be fixed? (The problem is *not* that the code for COUNT and OUTPUT is missing.)

357

**9.25** Consider the following LC-3 assembly language program:

```
.ORIG
                   x3000
         LEA
                   RO, DATA
                   R1.R1.#0
         AND
         ADD
                   R1,R1,#9
LOOP1
         ADD
                   R2, R0, #0
         ADD
                   R3,R1,#0
LOOP2
         JSR
                   SUB1
                   R4,R4,#0
         ADD
                   LABEL
         BRzp
         JSR
                   SUB2
LABEL
                   R2, R2, #1
         ADD
         ADD
                   R3, R3, #-1
         BRP
                   LOOP2
         ADD
                   R1, R1, #-1
         BRp
                   LOOP1
         HALT
DATA
         .BLKW
                  10 x0000
SUB1
         LDR
                   R5, R2, #0
         NOT
                   R5, R5
         ADD
                   R5, R5, #1
         LDR
                   R6.R2.#1
         ADD
                   R4, R5, R6
         RET
SUB2
                   R4, R2, #0
         LDR
         LDR
                   R5, R2, #1
         STR
                   R4,R2,#1
         STR
                   R5, R2, #0
         RET
         .END
```

Assuming that the memory locations at DATA get filled in before the program executes, what is the relationship between the final values at DATA and the initial values at DATA?

**9.26** The following program is supposed to print the number 5 on the screen. It does not work. Why? Answer in no more than ten words, please.

```
.ORIG
                   x3000
         JSR
                   Α
         OUT
         BRnzp
                   DONE
Α
         AND
                   RO, RO, #0
         ADD
                   RO, RO, #5
         JSR
                   В
         RET
DONE
         HALT
ASCII
         .FILL
                   x0030
                   R1, ASCII
         LD
В
         ADD
                   R0, R0, R1
         RET
         .END
```

- **9.27** Figure 9.14 shows a service routine to stop the computer by clearing the RUN latch, bit [15] of the Master Control Register. The latch is cleared by the instruction in line 14, and the computer stops. What purpose is served by the instructions on lines 19 through 1C?
- **9.28** Suppose we define a new service routine starting at memory location x4000. This routine reads in a character and echoes it to the screen. Suppose memory location x0072 contains the value x4000. The service routine is shown below.

```
.ORIG x4000
ST R7, SaveR7
GETC
OUT
LD R7, SaveR7
RET
SaveR7 .FILL x0000
```

- a. Identify the instruction that will invoke this routine.
- b. Will this service routine work? Explain.
- **9.29** The two code sequences *a* and *b* are assembled separately. There are two errors that will be caught at assemble time or at link time. Identify the bugs, and describe why the bug will cause an error, and whether it will be detected at assemble time or link time.

```
.ORIG x3500
a.
             SORT
                    ADD
                           RO, RO, #0
                    : code to perform square
                    : root function and
                    : return the result in RO
                    RET
                     .END
b.
                    .EXTERNAL SQRT
                    .ORIG
                             x3000
                             RO. VALUE
                    LD
                    JSR
                             SORT
                    ST
                             RO, DEST
                    HALT
           VALUE
                    .FILL
                             x30000
           DEST
                    .FILL
                             x0025
                    .END
```

359

9.30 Shown below is a partially constructed program. The program asks the user his/her name and stores the sentence "Hello, name" as a string starting from the memory location indicated by the symbol HELLO. The program then outputs that sentence to the screen. The program assumes that the user has finished entering his/her name when he/she presses the Enter key, whose ASCII code is x0A. The name is restricted to be not more than 25 characters.

Assuming that the user enters Onur followed by a carriage return when prompted to enter his/her name, the output of the program looks exactly like:

```
Please enter your name: Onur Hello, Onur
```

Insert instructions at (a)–(d) that will complete the program.

```
.ORIG x3000
         LEA
               R1, HELLO
AGAIN
         LDR
               R2,R1,#0
               NEXT
         BRz
         ADD
               R1,R1,#1
         BR
               AGAIN
NEXT
               RO, PROMPT
         LEA
         TRAP x22
                          ; PUTS
         ----- (a)
         TRAP x20
AGAIN2
                          ; GETC
         TRAP x21
                          ; OUT
         ADD
               R2,R0,R3
         BRz
               CONT
         ----- (b)
         ----- (c)
         BR
              AGAIN2
CONT
         AND R2, R2, #0
         ----- (d)
              RO, HELLO
         LEA
                           ; PUTS
         TRAP x22
         TRAP x25
                          ; HALT
NEGENTER .FILL xFFF6
                          : -x0A
         .STRINGZ "Please enter your name: "
PROMPT
         .STRINGZ "Hello, "
HELLO
         .BLKW #25
         .END
```

**9.31** The program below, when complete, should print the following to the monitor:

### **ABCFGH**

Insert instructions at (a)–(d) that will complete the program.

```
.ORIG x3000
                R1, TESTOUT
R0, R1, #0
          LEA
BACK_1
          LDR
          BRz
                NEXT_1
          TRAP x21
          BRnzp BACK_1
                R1, TESTOUT
R0, R1, #0
          LEA
NEXT_1
BACK_2
          LDR
                NEXT_2
          BRz
                SUB_1
          JSR
                R1, R1, #1
          ADD
          BRnzp BACK_2
          ----- (b)
NEXT_2
          ----- (C)
SUB_1
          LDI R2, DSR
Κ
                ---- (d)
          STI
                RO, DDR
          RET
DSR
          .FILL xFE04
          .FILL xFE06
DDR
TESTOUT
          .STRINGZ "ABC"
          .END
```

9.32 A local company has decided to build a real LC-3 computer. In order to make the computer work in a network, four interrupt-driven I/O devices are connected. To request service, a device asserts its interrupt request signal (IRQ). This causes a bit to get set in a special LC-3 memory-mapped interrupt control register called INTCTL, which is mapped to address xFF00. The INTCTL register is shown below. When a device requests service, the INT signal in the LC-3 data path is asserted. The LC-3 interrupt service routine determines which device has requested service and calls the appropriate subroutine for that device. If more than one device asserts its IRQ signal at the same time, only the subroutine for the highest priority device is executed. During execution of the subroutine, the corresponding bit in INTCTL is cleared.



The following labels are used to identify the first instruction of each device subroutine:

#### HARDDISK ETHERNET PRINTER CDROM

For example, if the highest priority device requesting service is the printer, the interrupt service routine will call the printer subroutine with the following instruction:

### JSR PRINTER

Finish the code in the LC-3 interrupt service routine for the following priority scheme by filling in the spaces labeled (a)–(k). The lower the number, the higher the priority of the device.

- 1. Hard disk
- 2. Ethernet card
- 3. Printer
- 4. CD-ROM

| DEVO           | LDI<br>LD<br>AND<br>BRnz<br>JSR | R1, INTCTL<br>R2,<br>R2, R2, R1<br>DEV1   |            |
|----------------|---------------------------------|-------------------------------------------|------------|
|                |                                 |                                           | (c)        |
| DEV1           | LD<br>AND<br>BRnz               | R2,<br>R2, R2, R1                         | (d)        |
|                | JSR<br>                         |                                           | (e)<br>(f) |
| DEV2           | AND                             | R2,<br>R2, R2, R1<br>DEV3                 | (g)        |
|                | JSR                             |                                           | (h)<br>(i) |
| DEV3           | JSR -                           |                                           | (j)        |
| END,           |                                 |                                           | (k)        |
| MASK8<br>MASK4 | .FILL<br>.FILL                  | xFF00<br>x0008<br>x0004<br>x0002<br>x0001 |            |

# **9.33** Interrupt-driven I/O:

a. What does the following LC-3 program do?

|       | .ORIG | x3000    |
|-------|-------|----------|
|       | LD    | R3, A    |
|       | STI   | R3, KBSR |
| AGAIN | LD    | RO, B    |
|       | TRAP  | x21      |
|       | BRnzp | AGAIN    |
| Α     | .FILL | x4000    |
| В     | .FILL | x0032    |
| KBSR  | .FILL | xFE00    |
|       | .END  |          |

b. If someone strikes a key, the program will be interrupted and the keyboard interrupt service routine will be executed as shown below. What does the keyboard interrupt service routine do?

*Note:* RTI is an instruction that enables the computer to return to executing the program that was interrupted. It will be studied in Chapter 10. The only thing you need to know about it now is that it loads the PC with the address of the instruction that was about to be fetched when the interrupt occurred.

- c. Finally, suppose the program of part a started executing, and someone sitting at the keyboard struck a key. What would you see on the screen?
- d. In part c, how many times is the digit typed shown on the screen? Why is the correct answer: "I cannot say for sure."
- **9.34** What does the following LC-3 program do?

- **9.35** During the initiation of the interrupt service routine, the N, Z, and P condition codes are saved on the stack. Show by means of a simple example how incorrect results would be generated if the condition codes were not saved.
- **9.36** In the example of Section 9.4.6, what are the contents of locations x01F1 and x01F2? They are part of a larger structure. Provide a name for that structure. (*Hint:* See Table A.3.)
- 9.37 Expand the example of Section 9.4.6 to include an interrupt by a still more urgent device D while the service routine of device C is executing the instruction at x6310. Assume device D's interrupt vector is xF3. Assume the interrupt service routine is stored in locations x6400 to

- x6412. Show the contents of the stack and PC at each relevant point in the execution flow.
- **9.38** Suppose device D in Exercise 9.37 has a lower priority than device C but a higher priority than device B. Rework Exercise 9.37 with this new wrinkle.
- 9.39 Write an interrupt handler to accept keyboard input as follows: A buffer is allocated to memory locations x4000 through x40FE. The interrupt handler must accept the next character typed and store it in the next "empty" location in the buffer. Memory location x40FF is used as a pointer to the next available empty buffer location. If the buffer is full (i.e., if a character has been stored in location x40FE), the interrupt handler must display on the screen: "Character cannot be accepted; input buffer full"
- 9.40 Consider the interrupt handler of Exercise 9.39. The buffer is modified as follows: The buffer is allocated to memory locations x4000 through x40FC. Location x40FF contains, as before, the address of the next available empty location in the buffer. Location x40FE contains the address of the oldest character in the buffer. Location x40FD contains the number of characters in the buffer. Other programs can remove characters from the buffer. Modify the interrupt handler so that, after x40FC is filled, the next location filled is x4000, assuming the character in x4000 has been previously removed. As before, if the buffer is full, the interrupt handler must display on the screen: "Character cannot be accepted; input buffer full."
- 9.41 Consider the modified interrupt handler of Exercise 9.40, used in conjunction with a program that removes characters from the buffer. Can you think of any problem that might prevent the interrupt handler that is adding characters to the buffer and the program that is removing characters from the buffer from working correctly together?
- **9.42** Suppose the keyboard interrupt vector is x34 and the keyboard interrupt service routine starts at location x1000. What can you infer about the contents of any memory location from the above statement?
- 9.43 Two students wrote interrupt service routines for an assignment. Both service routines did exactly the same work, but the first student accidentally used RET at the end of his routine, while the second student correctly used RTI. There are three errors that arose in the first student's program due to his mistake. Describe any two of them.
- ★9.44 Since ASCII codes consist of eight bits each, we can store two ASCII codes in one word of LC-3 memory. If a user types 2n characters on the keyboard, followed by the Enter key, the subroutine PACK on the next page will store the corresponding ASCII codes into n sequential memory locations, two per memory location, starting at location A. You may assume that a user never enters an odd number of characters. Your job: Fill in the blanks in the program.

If a user types the string **Please help!** followed by the Enter key, what does the program do?

```
.ORIG x7020
PACK
       ST R7, SAVER7
       ST R6, SAVER6
       ST R4, SAVER4
       ST R3, SAVER3
       LEA R6, A
                      ; R6 is the pointer
       AND R4, R4, #0
       ADD R4, R4, #8; R4 is our counter
       AND R3, R3, #0
       LEA RO, PROMPT
       TRAP x22
 POLL
       ----- (a)
       BRzp POLL
        ---- (b)
       LD RO, NEG_LF
       ADD RO, R7, RO
        ----- (c)
       ADD R4, R4, #0
       BRz NOSHIFT
SHIFT
       ADD R7, R7, R7
       ADD R4. R4. #-1
       BRp SHIFT
       ADD R3, R7, #0
        BRnzp POLL
NOSHIFT ADD R3, R3, R7
       ---- (d)
       ADD R6, R6, #1
       ADD R4, R4, #8
       BRnzp POLL
       LD R7, SAVER7
DONE
       LD R6, SAVER6
       LD R4, SAVER4
       LD R3, SAVER3
       LEA RO, A ; Returns a pointer to the characters
       RET
KBSR
        .FILL xFE00
KBDR
        .FILL xFE02
        .FILL xFFF6
NEG_LF
PROMPT
        .STINGZ "Please enter a string: "
        .BLKW #5
Α
SAVER7
        .BLKW #1
SAVER6
       .BLKW #1
SAVER4
       .BLKW #1
SAVER3
       .BLKW #1
        .END
```

★9.45 We want to support eight input keyboards instead of one. To do this, we need eight ready bits in KBSR, and eight separate KBDRs. We will use the eight odd-numbered bits in the KBSR as ready bits for the eight keyboards, as shown below. We will set the other eight bits in the KBSR to 0.



The eight memory-mapped keyboard data registers and their corresponding ready bits are as follows:

```
FE04:
        KBSR
FE06:
       KBDR1,
                 Ready bit is KBSR[1]
FE08:
       KBDR2.
                 Ready bit is KBSR[3]
FE0A:
       KBDR3,
                 Ready bit is KBSR[5]
FE0C:
       KBDR4.
                 Ready bit is KBSR[7]
FE0E:
       KBDR5,
                 Ready bit is KBSR[9]
FE10:
       KBDR6,
                 Ready bit is KBSR[11]
FE12:
        KBDR7.
                 Ready bit is KBSR[13]
FE14:
        KBDR8,
                 Ready bit is KBSR[15]
```

We wish to write a program that polls the keyboards and loads the ASCII code typed by the highest priority keyboard into R0. That is, if someone had previously typed a key on keyboard 1, we want to load the ASCII code in KBDR1 into R0. If no key was typed on keyboard 1, but a key had been typed on keyboard 2, we want to load the ASCII code in KBDR2 into R0. ... and so on. That is, KB1 has higher priority than KB2, which has higher priority than KB4, etc. KB8 has the lowest priority.

The following program will do the job AFTER you fill in the missing instructions. Your job: Fill in the missing instructions.

```
.ORIG X3000
       LD
            RO, KBDR1
POLL
       LDI
            R1, KBSR
       BRz
            POLL
            R2, R2, #0
       AND
       ADD
            R2, R2, #2
       ---- (a)
AGAIN
       BRnp FOUND
            RO, RO, #2
       ADD
       ----- (c)
       BRnp
             AGAIN
       HALT
FOUND
       ---- (d)
       HALT
KBSR
       .FILL
             xFE04
KBDR1
       .FILL
             xFE06
       .END
```

★9.46 The following program pushes elements onto a stack with JSR PUSH and pops elements off the stack with JSR POP.

```
.ORIG X3000
           LEA R6, STACK\_BASE
Χ
           TRAP
                 x20
                               :GETC
           TRAP x21
                               :OUT
           ADD R1, R0, x-OA ; xOA is ASCII code for line feed,
                               ;x-0A is the negative of x0A
           BRz Y
           JSR PUSH
           BRnzp X
Υ
           LEA R2, STACK\_BASE
           NOT R2, R2
           ADD R2, R2, #1
           ADD R3, R2, R6
           BRZ DONE
           JSR POP
           TRAP x21
                               ;OUT
           BRnzp Y
           TRAP x25
DONE
                               ; HALT
STACK
           .BLKW 5
STACK\_BASE .FILL xOFFF
PUSH
           ADD R6, R6, #-1
            STR
                RO, R6, #0
           RET
POP
           LDR
                RO, R6, #0
                R6, R6, #1
           ADD
           RET
            .END
```

What will appear on the screen if a user, sitting at a keyboard, typed the three keys a, b, c, followed by the Enter key?

What will happen if a user, sitting at a keyboard, typed the eight keys a, b, c, d, e, f, g, h, followed by the Enter key?

9.47 We wish to add a new TRAP service routine, which will be called by the instruction TRAP x9A. The new trap routine will wait for someone to type a lowercase letter, then echo on the screen the corresponding capital letter. Assume the user will not type anything except a lowercase letter. The assembly language code for this trap service routine is shown below:

```
.ORIG x2055
      ----- (a)
      ST R1. SaveR1
      ST RO. SaveRO
      TRAP x20
      LD R1, A
      ----- (h)
      TRAP x21
      ----- (c)
      LD R1, SaveR1
      LD RO, SaveRO
      JMP R7
SaveR1 .BLKW 1
SaveRO .BLKW 1
     .FILL ----- (d)
          : (e) a missing label
     .BLKW
     .END
```

In order for TRAP x9A to call this service routine, what must be contained in the memory location having what address? Fill in the missing information in the assembly language program, that is, the three missing instructions, the one missing label, and the operand of the .FILL pseudo-op.

**9.48** A programmer wrote the following program that was assembled and executed. Execution started with PC at x3000.

```
.ORIG x3000

LEA RO, Message
TRAP x01
TRAP x22; What is the output here?
TRAP x25

Message .STRINGZ "Cat in the hat."
.END
```

Assume that the Trap Vector Table includes the following entries in addition to the ones we have previously used:

| Memory Address | Memory | Contents |
|----------------|--------|----------|
| ×0000          |        | x0100    |
| ×0001          |        | x0102    |
| x0002          |        | x0107    |
| x0003          |        | x010A    |

Assume further that additional trap service routines have been loaded previously in memory as specified below:

```
.ORIG x0100

LD R7, SaveR7
RET
ST R7, SaveR7
TRAP x02
AND R1, R1, #0
STR R1, R0, #3
RET
AND R1, R1, #0
STR R1, R0, #5
TRAP x00
RET
SaveR7
.BLKW #1
```

What is the result of execution of this program?

★9.49 The state machine shown below will produce an output sequence if it receives an input sequence. The initial state is S0.



For example, the input sequence 100 produces the output sequence bac. We have written a program that simulates this state machine. Inputs are requested from the keyboard, and the corresponding outputs are shown on the screen. For example, for the input sequence shown above, the monitor would display

```
INPUT (either 0 or 1): 1
OUTPUT: b
INPUT (either 0 or 1): 0
OUTPUT: a
INPUT (either 0 or 1): 0
OUTPUT: c
```

.END

Complete the program that simulates the state machine by filling in each blank with **one** missing line of LC-3 assembly language code. You can assume the person at the keyboard can type a 1 or a 0 without error (i.e., you do not have to test for wrong input).

```
.ORIG
                     x3000
        LEA
                     R6, S0
                     ---- (a)
Loop
        TRAP
                     x22
        TRAP
                     x20
                                  ; inputs a character
                     x21
        TRAP
        LD
                 R1, NEGASCII
        ADD
                 RO, RO, R1
                 ----- (b)
        LDR
                 R6, R6,#0
        LD
                 RO, NEWLINE
        TRAP
                     x21
        LEA
                     RO, OUTPUT
        TRAP
                     x22
                     ---- (c)
        TRAP
                     x21
        LD
                 RO, NEWLINE
        TRAP
                     x21
                     L00P
        BRnzp
S0
                     S2
        .FILL
        .FILL
                     S1
                     x0061
        .FILL
                     S0
S1
        .FILL
                     S2
        .FILL
                     x0062
        .FILL
S2
        .FILL
                     (d)
        .FILL
                            (e)
         .FILL
                            (f)
                     xFFD0
NEGASCII .FILL
                                          ; the value -48
                         "OUTPUT:"
OUTPUT
         .STRINGZ
         .STRINGZ
                         "INPUT (either 0 or 1):"
INPUT
NEWLINE
         .FILL
                     X000A
```

★9.50 Up to now, we have only had one output device, the monitor, with xFE04 and xFE06 used to address its two device registers. We now introduce a second output device, a light that requires a single device register, to which we assign the address xFE08. Storing a 1 in xFE08 turns the light on, storing a 0 in xFE08 turns the light off.

An Aggie decided to write a program that would control this light by a keyboard interrupt as follows: Pressing the key 0 would turn the light off. Pressing the key 1 would cause the light to flash on and off repeatedly. Shown below is the Aggie's code and his keyboard interrupt service routine.

```
The User Program:
              .ORIG x3000
()
               LEA
                    R7. L00P
1
      LOOP
               LDI
                    RO, ENABLE
2
               LD
                    R1, NEG_OFF
3
               ADD
                   RO, RO, R1
                                  ; check if switch is on
4
               BRnp BLINK
5
               AND RO, RO, #0
6
               STI RO, LIGHT
                                  ; turn light off
7
               RET
8
      BLINK
               ST
                   R7, SAVE_R7
                                  ; save linkage
9
               LDI RO, LIGHT
               ADD RO, RO, #1
Α
В
                              ; toggle LIGHT between 0 and 1
            AND RO, RO, #1
C
               STI RO. LIGHT
D
               JSR DELAY
                                  ; 1 second delay
Ε
               LD R7, SAVE_R7
               RET
                                  : <-- Breakpoint here
      LIGHT
               .FILL xFE08
               .FILL x4000
      ENABLE
      NEG OFF .FILL x-30
      SAVE_R7 .BLKW #1
               .END
The Keyboard Interrupt Routine:
               .ORIG
                       x1500
0
               ADD R6. R6. #-1
                                  : <-- Breakpoint here
1
               STR RO, R6, #0
                                  ; save RO on stack
2
               ADD R6, R6, #-1
3
               STR R7, R6, #0
                                  ; save R7 on stack
4
               TRAP x20
5
               STI RO, ENABLE2
6
               RTI
                                  ; <-- Breakpoint here
7
      ENABLE2 .FILL x4000
               .END
```

The DELAY subroutine was inserted in his program in order to separate the turning on and off of the light by one second in order to make the

on-off behavior visible to the naked eye. The DELAY subroutine does not modify any registers.

Unfortunately, per usual, the Aggie made a mistake in his program, and things do not work as he intended. So he decided to debug his program (see the next page).

He set three breakpoints, at x1500, at x1506, and at x300F. He initialized the PC to x3000, the keyboard IE bit to 1, and memory location x0180 to x1500.

Then he hit the Run button, which stopped executing when the PC reached x1500. He hit the Run button three more times, each time the computer stopping when the PC reached a breakpoint. While the program was running, he pressed a key on the keyboard EXACTLY ONCE. The table below shows the data in various registers and memory locations each time a breakpoint was encountered. *Note:* Assume, when

locations each time a breakpoint was encountered. *Note:* Assume, when an interrupt is initiated, the PSR is pushed onto the system stack before the PC.

| Comp | lete | the | table. |
|------|------|-----|--------|
| Comp |      | uic | tuoic. |

|          | Initial | Breakpoint 1 | Breakpoint 2 | Breakpoint 3 | Breakpoint 4 |
|----------|---------|--------------|--------------|--------------|--------------|
| PC       | x3000   | x1500        | x1506        | x1506        | x300F        |
| R0       | x1234   |              | x0030        |              |              |
| R6       | x3000   |              |              |              |              |
| R7       | x1234   |              |              |              |              |
| M[x2FFC] | x0000   |              |              |              |              |
| M[x2FFD] | x0000   |              |              |              |              |
| M[x2FFE] | x0000   | x300D        |              |              |              |
| M[x2FFF] | x0000   | x8001        |              |              |              |
| M[x4000] | x0031   |              |              |              |              |
| M[xFE00] | x4000   |              |              |              |              |

**★9.51** The following user program (priority 0) is assembled and loaded into memory.

```
.ORIG x8000
       LD RO, Z
       ADD RO, RO, #-1
AGAIN
       BRnp AGAIN
       LD RO, W
       BRp L1
       LD RO, X
       TRAP x21
       BRnzp DONE
L1
       LEA RO, Y
       TRAP x22
DONE
       HALT
      .FILL x34
      .STRINGZ "OOOOPS!"
Υ
Ζ
      .FILL x100
      .BLKW #1
W
      .END
```

Before this code executes, two things happen: (a) another program loads a value into W, and (b) a breakpoint is set at the address DONE. Then the run switch is hit and the program starts executing. Before the computer stops due to the breakpoint, several interrupts occur and their corresponding service routines are executed. Finally, the LC-3 stops due to the breakpoint. We examine the memory shown, and R6, the Supervisor Stack Pointer.

|          | Memory |  |  |  |
|----------|--------|--|--|--|
| x2FF8    | x0601  |  |  |  |
| x2FF9    | x0601  |  |  |  |
| x2FFA    | x0500  |  |  |  |
| x2FFB    | x0504  |  |  |  |
| x2FFC    | x0204  |  |  |  |
| x2FFD    | x0201  |  |  |  |
| x2FFE    | x8004  |  |  |  |
| x2FFF    | x8002  |  |  |  |
| x3000    | x8010  |  |  |  |
| x3001    | x8012  |  |  |  |
| R6 x3000 |        |  |  |  |

What does the user program write to the monitor? How do you know that?

★9.52 Your job in this problem will be to add the missing instructions to a program that detects palindromes. Recall that a palindrome is a string of characters that are identical when read from left to right or from right to left—for example, racecar and 112282211. In this program, we will have no spaces and no capital letters in our input string—just a string of lowercase letters.

The program will make use of both a stack and a queue. The subroutines for accessing the stack and queue are shown below. Recall that elements are PUSHed (added) and POPped (removed) from the stack. Elements are ENQUEUEd (added) to the back of a queue and DEQUEUEd (removed) from the front of the queue.

The program is carried out in two phases. Phase 1 enables a user to input a character string one keyboard character at a time. The character string is terminated when the user types the Enter key (line feed). In Phase 1, the ASCII code of each character input is pushed onto a stack, and its

negative value is inserted at the back of a queue. Inserting an element at the back of a queue we call enqueuing.

In Phase 2, the characters on the stack and in the queue are examined by removing them one by one from their respective data structures (i.e., stack and queue). If the string is a palindrome, the program stores a 1 in memory location RESULT. If not, the program stores a 0 in memory location RESULT. The PUSH and POP routines for the stack as well as the ENQUEUE and DEQUEUE routines for the queue are shown below. You may assume the user never inputs more than 20 characters.

```
.ORIG X3000
      LEA R4, QUEUE
      LEA
           R5. QUEUE
      ADD R5, R5, #-1
      LEA R6, ENQUEUE ; Initialize SP
      LD R1, ENTER
      AND R3, R3, #0
      ----- (a)
      TRAP x22
PHASE1 TRAP x20
      BRz PHASE2
      JSR PUSH
      ---- (c)
      ---- (d)
      JSR ENQUEUE
      ADD R3, R3, #1
      BRnzp PHASE1
PHASE2 JSR POP
      ----- (e)
      JSR DEQUEUE
      ADD R1, R0, R1
      BRnp FALSE
      ----- (f)
      ----- (q)
      BRnzp PHASE2
TRUE
      AND RO, RO, #0
      ADD RO, RO, #1
      ST RO, RESULT
      HALT
      AND RO, RO, #0
FALSE
      ST RO, RESULT
      HALT
RESULT .BLKW #1
      .FILL x-0A
ENTER
PROMPT .STRINGZ "Enter an input string: "
      .END
```

★9.53 Now that the keyboard interrupt is old stuff for you, it is time to introduce two interrupts for the LC-3: INTA and INTB. The necessary hardware has been added to allow them to happen. INTA has priority 2

and an interrupt vector of x50. INTB has priority 4 and an interrupt vector of x60.

Recall that the priority is specified in bits [10:8] of the PSR. In fact, the full PSR specification is:

|      | 15  | 14 | 13                       | 12          | 11                 | 10                                     | 9     | 8    | 7     | 6    | 5     | 4 | 3 | 2    | 1 | 0 |
|------|-----|----|--------------------------|-------------|--------------------|----------------------------------------|-------|------|-------|------|-------|---|---|------|---|---|
| PSR: | Pr  | 0  | 0                        | 0           | 0                  | Pr                                     | iorit | У    | 0     | 0    | 0     | 0 | 0 | N    | Z | P |
| who  | ere |    | [14:1<br>[10:8]<br>[7:3] | 1] =<br>] = | = 0<br>= p:<br>= 0 | (Sup<br>000<br>riorit<br>0000<br>ondit | y, 0  | (lov | vest) | ) to | 7 (hi |   |   | le). |   |   |

In this problem, you are given the user program and the two interrupt service routines. The user program starts executing at cycle 1 and runs at priority 0.

User program: INTA service routine: INTB service routine: .ORIG x3000 .ORIG x1000 .ORIG x2000 AND RO.RO.#0 AND R5.R4.#0 LDI R4, VAL2 ADD RO, RO, #5 ADD R5, R5, #-1 NOT R4.R4 LD R3, VAL LD R1, COUNT ADD R4, R4, #1 NOT RO, RO ADD R3.R3.R5 STI R4, VAL2 ADD RO, RO, #1 ST R3, VAL RTI AGAIN ADD R2, R0, R1 RTI VAL2 .FILL xFE08 BRZ DONE VAL .BLKW 1 .END ADD R1, R1, #-1 .END BRnzp AGAIN DONE TRAP x25 .FILL x000F COUNT .END

Assume both interrupts are enabled. Assume 22 cycles are needed to initiate an interrupt when you are in User mode, that is, from the time the test is taken until the interrupt service routine starts executing. Assume it takes 21 cycles if you are in privileged (Supervisor) mode. You already know from problem 1 the number of cycles individual instructions take. In order to support INTA and INTB, the interrupt vector table must have entries. Show the addresses of these entries and the contents of those memory locations.

| Memory address | Content |
|----------------|---------|
|                |         |
|                |         |
|                |         |

Suppose INTA requests service at cycle 30 and INTB requests service at cycle 68. In which cycle does each **service routine** start executing? The following table shows the contents of a section of memory (locations x2FFA to x3002) before the user program starts executing. Show the contents of these locations and the contents of the stack pointer in cycle 100.

|         | Initial | At the end of |
|---------|---------|---------------|
|         |         | cycle 100     |
| x2FFA   | x0001   |               |
|         |         |               |
| x2FFB   | x0010   |               |
|         |         |               |
| x2FFC   | x0100   |               |
|         |         |               |
| x2FFD   | x1000   |               |
|         |         |               |
| x2FFE   | x1100   |               |
|         |         |               |
| x2FFF   | x1110   |               |
|         | 11110   |               |
| x3000   | x5020   |               |
| A5000   | N3020   |               |
| x3001   | x1025   |               |
| A3001   | X1023   |               |
| x3002   | x2207   |               |
| X3002   | X2207   |               |
| Stack   | x3000   |               |
|         | X3000   |               |
| Pointer |         |               |

★9.54 Consider a two-player game where the players must think quickly each time it is their turn to make a move. Each player has a total allotted amount of time to make all his/her moves. Two clocks display the remaining time for each player. While a player is thinking of his/her move, his clock counts down. If time runs out, the other player wins. As soon as a player makes his/her move, he hits a button, which serves to stop counting down his clock and start counting down the other player's clock.

The program on the next page implements this mechanism. The main program keeps track of the time remaining for each player by decrementing the proper counter once per second while the player is thinking. When a player's counter reaches zero, a message is printed on the screen declaring the winner. When a player hits the button, an interrupt is taken. The interrupt service routine takes such action as to enable the main program (after returning from the interrupt) to start decrementing the other counter.

The interrupt vector for the button is x35. The priority level of the button is #2. Assume that the operating system has set the interrupt enable bit of

the button to enable it to interrupt. Assume the main program runs at priority #1 and executes in User mode.

In order for the interrupt service routine to be executed when the button is pushed, what memory location must contain what value?

Assume a player hits the button while the instruction at line 16 is being executed. What two values (in hex) will be pushed onto the stack?

Fill in the missing instructions in the user program.

This program has a bug that will only occur if an interrupt is taken at an inappropriate time. Write down the line number of an instruction such that if the button is pressed while that instruction is executing, unintended behavior will result.

How could we fix this bug?

```
: Interrupt Service Routine
        .ORIG x1550
              RO. RO
       NOT
       RTI
        .END
: User Program
        .ORIG x3000
             RO, RO, #0 ; Line 1
R1, TIME ; Line 2
R2, TIME ; Line 3
       AND
       LD
       LD
       ----- (a)
NEXT
        ----- (b)
       BRn P2_DEC ; Line 6
ADD R1, R1, #-1 ; Line 7
       ----- (c)
LEA RO, P2WINS ; Line 9
BRnzp END ; Line 10
P2_DEC ADD R2, R2, #-1 ; Line 11
        ----- (d)
       LEA RO, P1WINS ; Line 13
END
       PUTS
                               : Line 14
       HALT ; Line 15
LD R3, SECOND ; Line 16
ADD R3, R3, #-1 ; Line 17
BRp LOOP ; Line 18
COUNT
LOOP
        ---- (e)
       .FILL #300
TIME
SECOND .FILL #25000 ; 1 second
P1WINS .STRINGZ "Player 1 Wins."
P2WINS .STRINGZ "Player 2 Wins."
        .END
```

★ 9.55 A program is running in privilege mode (PSR[15] = 0). We set a breakpoint at location x2000. The operator immediately pushes the run button. What are the subsequent MAR/MDR values?

| 7.5.1 | LIDD  |
|-------|-------|
| MAR   | MDR   |
|       |       |
|       | x8000 |
|       |       |
|       | x1050 |
|       |       |
|       | x0004 |
|       |       |
|       | xBCAE |
|       |       |
|       |       |
|       |       |
| x2800 | x2C04 |
|       |       |
|       |       |
|       |       |
| x1052 | x3C4D |
|       |       |
|       | x2C0A |
|       |       |

#### CHAPTER

# 10

# A Calculator

Before we leave LC-3 assembly language and raise the level of abstraction to the C programming language, it is useful to step back and pull together much of what we have learned with a comprehensive example. The intent is to demonstrate the use of many of the concepts discussed thus far, as well as to show an example of well-documented, clearly written code, where the example is much more complicated than what can fit on one or two pages.

Our example is a program that simulates the actions of a calculator that a person can use to add, subtract, and multiply 2's complement integers. The person will enter numbers into the calculator-simulator by typing keys on the keyboard. Results of a computation will be displayed on the monitor. The calculator simulation consists of a main program and eleven separate subroutines. You are encouraged to study this example before moving on to Chapter 11 and high-level language programming.

Two topics we have not discussed thus far are needed to understand the workings of the calculator simulation: (1) the conversion of integers between ASCII strings and 2's complement, and (2) arithmetic using a stack, the method most calculators use.

The reason for two data types and conversion between them: We need one data type for input/output and another for doing arithmetic. Numbers entered via the keyboard and displayed on the monitor use ASCII codes to represent the numbers. Arithmetic uses 2's complement integers.

We will need to convert the number the person types from ASCII codes to a 2's complement integer, and we will need to convert the result of the computation from a 2's complement integer to ASCII codes in order to display it on the monitor. Section 10.1 deals with data type conversion.

With respect to the way calculators perform arithmetic, the mechanism used by most calculators is very different from the way most desktop and laptop computers perform arithmetic. The ISAs of most desktops and laptops are like the LC-3, where arithmetic instructions get their source operands from general purpose registers and store the results of the arithmetic operations in general purpose registers. Our simulation of a calculator, like most calculators, does not use general purpose registers. Instead it uses a stack. Source operands are popped from

the stack, and the result of the operation is pushed back onto the stack. Section 10.2 deals with arithmetic using a stack instead of general purpose registers.

Finally, Section 10.3 contains a full discussion of the calculator-simulator, along with all the subroutines that are needed to make it work.

## 10.1 Data Type Conversion

It has been a long time since we talked about data types. We have already been exposed to several data types: unsigned integers for address arithmetic, 2's complement integers for integer arithmetic, 16-bit binary strings for logical operations, floating point numbers for scientific computation, and ASCII codes for interaction with input and output devices.

It is important that every instruction be provided with source operands of the data type that the instruction requires. For example, an ALU requires operands that are 2's complement integers to perform an **ADD**. If the ALU were supplied with floating point operands, the ALU would produce garbage results.

It is not uncommon in high-level language programs to find an instruction of the form A = R + I where R (floating point) and I (2's complement integer) are represented in different data types.

If the operation is to be performed by a floating point adder, then we have a problem with I. To handle the problem, one must first convert the value I from its original data type (2's complement integer) to the data type required by the functional unit performing the operation (floating point). For those programming in some high-level language, the compiler generally produces the code to do that conversion so the programmer does not even have to think about it.

Even in our "character count problem" way back in Chapter 5, we had to deal with data type conversion. Our program entered a character from the keyboard, scanned a file counting the number of occurrences of that character, and then displayed the count on the monitor. Recall that before we could display our final count on the monitor, we had to convert our 2's complement integer to an ASCII code. Why? Because when we were counting, we were performing arithmetic on 2's complement integers. But when we were displaying, we needed to represent our count as an ASCII code. You remember we restricted our program to work only on files where the total count was not greater than 9, so our conversion from a 2's complement integer to an ASCII code could be obtained by simply adding x30 to the 2's complement integer to get the ASCII code. For example, the 2's complement representation for 6 (in one byte) is 00000110, or x06. The ASCII code for 6, on the other hand, is 00110110, or x36.

That was a severe limitation to put on our count, restricting it to a single decimal digit. But that was Chapter 5, and now we are in Chapter 10! If our number is represented by more than one decimal digit, simply adding x30 does not work. For example, consider the two decimal digit number 25. If we enter 25 via the keyboard, we input the ASCII code x32, followed by the ASCII code x35. The bit stream is 0011001000110101. To perform arithmetic on this integer, we must first convert it to 0000000000011001, the 2's complement integer representation of 25. Displaying the result of some arithmetic computation on the monitor causes

a similar problem. To do that, we must first convert the result of the arithmetic (a 2's complement integer) to an ASCII string.

In this section, we develop routines to convert integers consisting of more than one decimal digit from a string of ASCII codes to 2's complement, and from 2's complement to a string of ASCII codes.

#### 10.1.1 Example: A Bogus Program: 2 + 3 = e

Before we get into the actual conversion routines, it is worth looking at a simple, concrete example that illustrates their importance. Figure 10.1 shows how we can get into trouble if we do not pay attention to the data types that we are working with.

Suppose we want to enter two single-digit integers from the keyboard, add them, and display the result on the monitor. At first blush, we write the simple program of Figure 10.1. What happens?

```
01
    TRAP
            x23
                        ; Input from the keyboard.
            R1,R0.#0
02
    ADD
                        ; Make room for another input.
03
    TRAP
            x23
                        : Input another character.
            RO,R1,R0
                        ; Add the two inputs.
04
    ADD
05
    TRAP
                        : Display result on the monitor.
            x21
06
    TRAP
            x25
                        : Halt.
```

Figure 10.1 ADDITION without paying attention to data types.

Suppose the first digit entered via the keyboard is a 2 and the second digit entered via the keyboard is a 3. What will be displayed on the monitor before the program terminates? The value loaded into R0 as a result of entering a 2 is the ASCII code for 2, which is x0032. When the 3 is entered, the ASCII code for 3, which is x0033, is loaded into R0 (after the ASCII code for 2 is moved to R1, of course). Thus, the ADD instruction adds the two binary strings x0032 and x0033, producing x0065. When that value is displayed on the monitor, it is treated as an ASCII code. Since x0065 is the ASCII code for a lowercase e, a lowercase e is displayed on the monitor.

The reason we did not get 5 (which, at last calculation, is the correct result when adding 2 + 3) is that (a) we didn't convert the two input characters from ASCII to 2's complement integers before performing the addition and (b) we didn't convert the result back to ASCII before displaying it on the monitor.

*Exercise:* Correct Figure 10.1 so that it will add two single-digit positive integers and produce the correct single-digit positive sum. Assume that the two digits being added do in fact produce a single-digit sum.

#### 10.1.2 Input Data (ASCII to Binary)

Figure 10.2 shows the ASCII representation of the three-decimal-digit integer 295, stored as an ASCII string in three consecutive LC-3 memory locations, starting at ASCIIBUFF. R1 contains the number of decimal digits in the positive integer. Our ASCII to binary subroutine restricts integers to the range 0 to 999.



Figure 10.2 The ASCII representation of 295 stored in consecutive memory locations.

ASCIIBUFF is the address of the first memory location of a sequence of four memory locations that we have allocated (a) to store the ASCII codes of decimal digits entered from the keyboard, and (b) to store the ASCII codes corresponding to the result of arithmetic operations in preparation for writing it (the result) to the monitor.

You might ask why, in Figure 10.2, we used a whole 16-bit word to store the ASCII code of each decimal digit when a byte would have been enough. In fact, typically, one does store each ASCII code in a single byte of memory. In this example, we decided to give each ASCII character its own word of memory in order to simplify the algorithm.

Since we are restricting input to positive integers consisting of at most three decimal digits, you might also ask why we are allocating four words of memory to ASCIIBUFF. Wouldn't three words be enough? For input yes, but you will see in Section 10.1.3 that in preparation for output, we will need one more word for the sign (positive or negative) of the result, since the result of the arithmetic could be negative.

Figure 10.3 shows the flowchart for a subroutine that converts the ASCII representation of an integer, stored in Figure 10.2, into a binary integer.

The subroutine systematically takes each digit, converts it from its ASCII code to its binary code by stripping away all but the last four bits, and then uses those four bits to index into a table of ten binary values. Since we are restricting conversion to integers consisting of at most three decimal digits, only two tables are needed, one for the tens digit and one for the hundreds digit. Each entry in each table corresponds to the value of one of the ten digits. For example, the entry for index 6 in the hundreds table is the value #600, which is in binary 0000001001011000. That value is then added to R0. R0 is used to accumulate the contributions of all the digits. The result is returned in R0.

Question: If we wanted to be able to convert four decimal-digit integers, would we need a table of *thousands digits*? Or, is there a way to convert larger numbers represented as larger decimal strings into their binary form without requiring a table of *thousands* digits, *ten-thousands* digits, etc.?

*Exercise:* [Challenging] Suppose the decimal number is arbitrarily long. Rather than store a table of 10 values for the thousands-place digit, another table for the 10 ten-thousands-place digit, and so on, design an algorithm to do the conversion without requiring any tables at all. See Exercise 10.4.

Figure 10.4 shows the LC-3 code that implements this subroutine.



Figure 10.3 Flowchart, subroutine for ASCII-to-binary conversion.

There are two points that we need to make about the subroutines in Chapter 10, which are all part of our calculator simulation, described fully in Section 10.3. First, they cannot be assembled individually, and second (because of that) we need to be sure that no label is used more than once.

Why cannot the subroutine of Figure 10.4 be assembled by itself? Answer: Line 36 specifies a .FILL having the value ASCIIBUFF, but there is no location

```
384
                   chapter 10 A Calculator
01
         This subroutine takes an ASCII string of up to three decimal digits and
02
         converts it into a binary number. RO is used to collect the result.
03
         R1 keeps track of how many digits are left to process. ASCIIBUFF
04
         contains the most significant digit in the ASCII string.
05
06
07
      ASCIItoBinary
                     ST
                             R1, AtoB_Save1
80
                      ST
                             R2, AtoB_Save2
09
                      ST
                             R3, AtoB_Save3
0Α
                      ST
                             R4, AtoB_Save4
                                            : RO will be used for our result.
0B
                     AND
                             RO.RO.#0
00
                     ADD
                             R1,R1,#0
                                            : Test number of digits.
0 D
                      BRz
                             AtoB Done
                                            : There are no digits, result is 0.
0 E
      ;
0 F
                      LD
                             R2, AtoB_ASCIIBUFF; R2 points to ASCIIBUFF
10
                      ADD
                             R2.R2.R1
11
                     ADD
                             R2,R2,#-1
                                            : R2 now points to "ones" digit.
12
      :
13
                             R4.R2.#0
                                            : R4 <-- "ones" digit
                      LDR
14
                             R4.R4.x000F
                                            : Strip off the ASCII template.
                      AND
15
                     ADD
                             RO, RO, R4
                                            ; Add ones contribution.
16
      ;
17
                             R1.R1.#-1
                     ADD
18
                      BRz
                             AtoB Done
                                            ; The original number had one digit.
19
                     ADD
                             R2,R2,#-1
                                            ; R2 now points to "tens" digit.
1A
      ;
                             R4,R2,#0
                                            ; R4 <-- "tens" digit
1B
                      LDR
                                            ; Strip off ASCII template.
10
                     AND
                             R4,R4,x000F
1 D
                                            : LookUp10 is BASE of tens values.
                      LEA
                             R3.LookUp10
1F
                     ADD
                             R3.R3.R4
                                            : R3 points to the right tens value.
1 F
                      LDR
                             R4.R3.#0
20
                     ADD
                             RO, RO, R4
                                            : Add tens contribution to total.
21
      ;
22
                             R1,R1,#-1
                     ADD
23
                             AtoB Done
                      BRz
                                            : The original number had two digits.
24
                     ADD
                             R2.R2.#-1
                                            ; R2 now points to "hundreds" digit.
25
      ;
                             R4.R2.#0
26
                      LDR
                                            : R4 <-- "hundreds" digit
27
                      AND
                             R4.R4.x000F
                                            : Strip off ASCII template.
28
                                            : LookUp100 is hundreds BASE.
                      LEA
                             R3.LookUp100
29
                      ADD
                             R3.R3.R4
                                            : R3 points to hundreds value.
2A
                             R4.R3.#0
                      LDR
2B
                                            : Add hundreds contribution to total.
                      ADD
                             RO, RO, R4
2C
      AtoB_Done
2D
                     LD
                             R1, AtoB Save1
2E
                      LD
                             R2.AtoB Save2
                             R3,AtoB_Save3
2F
                      LD
```

Figure 10.4 ASCII-to-binary conversion subroutine (Fig. 10.4 continued on next page.)

```
30
                               R4.AtoB Save4
                       LD
31
                       RET
32
33
     AtoB ASCIIBUFF
                        .FILL
                               ASCIIBUFF
34
     AtoB_Save1
                        .BLKW
                               #1
35
                               #1
     AtoB Save2
                       .BLKW
36
     AtoB_Save3
                               #1
                        .BLKW
37
     AtoB Save4
                        .BLKW
                               #1
38
     LookUp10
                                #0
                        .FILL
39
                        .FILL
                                #10
3A
                        .FILL
                                #20
3B
                        .FILL
                               #30
3C
                                #40
                        .FILL
3D
                                #50
                        .FILL
3E
                               #60
                        .FILL
3F
                        .FILL
                               #70
40
                        .FILL
                                #80
41
                        .FILL
                               #90
42
     LookUp100
43
                        .FILL
                                #0
44
                        .FILL
                                #100
45
                        .FILL
                                #200
46
                        .FILL
                               #300
47
                        .FILL
                               #400
48
                        .FILL
                                #500
49
                        .FILL
                               #600
4A
                        .FILL
                               #700
4B
                        .FILL
                                #800
4C
                        .FILL
                               #900
```

Figure 10.4 ASCII-to-binary conversion subroutine (continued Fig. 10.4 from previous page.)

in the subroutine labeled ASCIIBUFF. Therefore, trying to assemble the subroutine by itself will fail. We could have used .EXTERNAL, discussed briefly in Chapter 7, to enable the subroutines to be assembled individually, but we chose to not do that, preferring to assemble the entire calculator-simulator program including its eleven subroutines as a single entity. As you would expect, line 43 in the code of Figure 10.15 contains the label ASCIIBUFF.

Second, if we are to assemble the main program and all the subroutines as a single unit, we need to be sure to not use the same label in more than one subroutine. Note that in Figure 10.4, most labels start with "AtoB\_." As expected, the same pattern of labeling is used in the rest of the subroutines.

#### 10.1.3 Display Result (Binary to ASCII)

To display the result of a computation on the monitor, we must first convert the 2's complement integer result into an ASCII string. Figure 10.5 shows the subroutine

```
01
     ; This subroutine converts a 2's complement integer within the range
     ; -999 to +999 (located in RO) into an ASCII character string consisting
02
03
     ; of a sign digit, followed by three decimal digits, and stores the
04
       character string into the four memory locations starting at ASCIIBUFF
05
     ; (see Figure 10.4).
06
07
                            RO, BtoA_SaveO
     BinarytoASCII
                     ST
08
                     ST
                            R1,BtoA_Save1
09
                     ST
                            R2, BtoA_Save2
ΛN
                     ST
                            R3,BtoA_Save3
0B
                     LD
                            R1, BtoA ASCIIBUFF
                                                 ; R1 keeps track of output string.
00
                     ADD
                            RO, RO, #0
                                                 ; RO contains the binary value.
ΩD
                     BRn
                            NegSign
0 E
                     LD
                            R2, ASCIIplus
                                                 ; First store the ASCII plus sign.
0F
                            R2.R1.#0
                     STR
10
                     BRnzp Begin100
                            R2, ASCIIminus
11
                                                 : First store ASCII minus sign.
     NegSign
                     LD
                            R2,R1,#0
12
                     STR
13
                     NOT
                            RO.RO
                                                 : Convert the number to absolute
14
                     ADD
                            RO,RO,#1
                                                 ; value; it is easier to work with.
15
16
     Begin100
                     LD
                            R2, ASCII offset
                                                 ; Prepare for "hundreds" digit.
17
18
                     LD
                            R3, Neg100
                                                 ; Determine the hundreds digit.
19
                            R0.R0.R3
     Loop100
                     ADD
1A
                            End100
                     BRn
1B
                     ADD
                            R2.R2.#1
1 C
                     BRnzp Loop100
1 D
1E
     End100
                     STR
                                         : Store ASCII code for hundreds digit.
                             R2,R1,#1
1 F
                     I D
                             R3, Pos100
20
                     ADD
                             RO.RO.R3
                                         ; Correct RO for one-too-many subtracts.
21
22
                     LD
                             R2, ASCII offset; Prepare for "tens" digit.
23
24
                     ADD
     Loop10
                             RO,RO,#-10
                                              ; Determine the tens digit.
25
                     BRn
                             End10
26
                     ADD
                             R2.R2.#1
27
                     BRnzp
                             Loop10
28
29
     End10
                     STR
                             R2,R1,#2
                                         ; Store ASCII code for tens digit.
2A
                     ADD
                             RO,RO,#10 ; Correct RO for one-too-many subtracts.
                             R2, ASCII offset; Prepare for "ones" digit.
2B
     Begin1
                     LD
20
                     ADD
                             R2,R2,R0
2 D
                             R2,R1,#3
                     STR
                             RO,BtoA_SaveO
R1,BtoA_Save1
2E
                     LD
2F
                     LD
30
                     LD
                             R2,BtoA_Save2
31
                     LD
                             R3,BtoA_Save3
32
                     RFT
33
34
     ASCIIplus
                       .FILL x002B
35
     ASCIIminus
                       .FILL
                              x002D
36
                       .FILL
                              x0030
     ASCIIoffset
37
     Neg100
                       .FILL
                              #-100
38
     Pos100
                       .FILL
                              #100
39
     BtoA SaveO
                       .BLKW
                              #1
3A
     BtoA Save1
                      .BLKW
                              #1
3B
     BtoA_Save2
                       .BLKW
                              #1
                      .BLKW
3C
     BtoA_Save3
                              #1
                      .FILL
3D
     BtoA ASCIIBUFF
                              ASCIIBUFF
```

Figure 10.5 Binary-to-ASCII conversion subroutine.

for converting a 2's complement integer stored in R0 into an ASCII string stored in the four consecutive memory locations starting at ASCIIBUFF. The value initially in R0 is restricted to the range -999 to +999. After the subroutine completes execution, ASCIIBUFF contains the sign (+ or -) of the value initially stored in R0, followed by three locations that contain the ASCII codes corresponding to the decimal digits representing its magnitude.

The subroutine works as follows: First, the sign of the result to be displayed is determined, and the ASCII code for + or – is stored in ASCIIBUFF. The result (in R0) is replaced by its absolute value. The algorithm determines the hundredsplace digit by repeatedly subtracting #100 from R0 until the result goes negative. This is next repeated for the tens-place digit. The value left is the ones digit.

*Exercise:* This subroutine always produces a string of four characters independent of the sign and magnitude of the integer being converted. Devise an algorithm that eliminates unnecessary characters; that is, eliminate leading zeros and eliminate a leading + sign. See Exercise 10.6.

# 10.2 Arithmetic Using a Stack

#### 10.2.1 The Stack as Temporary Storage

You know that the LC-3 ADD instruction takes two source operands that are stored in registers, performs an addition, and stores the result into one of the LC-3's eight general purpose registers. We call the register where the result is stored the *destination register*. The eight general purpose registers R0 to R7 comprise the temporary storage that allows operate instructions like ADD to access both source registers and the destination register much more quickly than if the computer had to access memory for the operands. Because the three locations are specified explicitly,

we call the LC-3 a three-address machine. Most desktop and laptop computers are either *three-address machines* like the LC-3 or *two-address machines* like the x86 ISA that is implemented in many of your laptop and desktop computers. In a two-address machine, two locations are specified explicitly. An example of an x86 ADD instruction is

where EAX and EBX are two of the eight general purpose registers in the x86 ISA. In this case, EAX serves as both the location of one of the source operands and the location of the destination operand. With a two-address machine, one of the source registers is overwritten with the result of the operation.

There are also ISAs that do not use general purpose registers at all to store either source operands or the results of operate instructions. The most common of these are called *stack machines* because a stack is used for temporary storage. Most calculators, including the one we will simulate in Section 10.3, use a stack for temporary storage rather than a set of general purpose registers.

Source operands are obtained by popping the top two elements from the stack. The result (i.e., the destination operand) is subsequently pushed onto the stack. Since the computer always pops and pushes operands from the stack, no addresses need to be specified explicitly. Therefore, stack machines are sometimes referred to as zero-address machines. The instruction would simply be

ADD

and the computer would know where to find the operands. For a calculator, that is convenient because a person can cause an ADD to be performed by simply pressing the + button on the calculator. Note that the pop, push, and add are not part of the ISA of the computer, and therefore they are available to the programmer. They are control signals that the hardware uses to make the actual pop, push, and add occur. The control signals are part of the microarchitecture, similar to the load enable signals and mux select signals we discussed in Chapters 4 and 5. As is the case with LC-3 instructions LD and ST, and control signals PCMUX and LD.MDR, the programmer simply instructs the computer to ADD, and the microarchitecture does the rest.

#### 10.2.2 An Example

Suppose we want to evaluate  $(A + B) \cdot (C + D)$ , where A contains 25, B contains 17, C contains 3, and D contains 2, and store the result in E. If the LC-3 had a multiply instruction (we would probably call it MUL), we could use the following program:

```
LD
       RO.A
LD
       R1,B
ADD
       R0, R0, R1
LD
       R2,C
LD
       R3.D
       R2, R2, R3
ADD
MUL
       RO.RO.R2
ST
       RO.E
```

With a calculator, we would execute the following eight operations:

```
(1)
                   25
        push
(2)
        push
                   17
(3)
        add
(4)
        push
                   3
(5)
                   2
        push
(6)
        add
(7)
        multiply
                   Ε
(8)
        pop
```

with the final result popped (i.e., 210) being the result of the computation. Figure 10.6 shows a snapshot of the stack after each of the eight operations. Note that in this example we have allocated memory locations x3FFB to x3FFF for our stack, and the stack pointer is initially at x4000, indicating that there is nothing initially on the stack.

In Section 10.3, we write a program that causes the LC-3 (with keyboard and monitor) to act like such a calculator. We say the LC-3 *simulates* the calculator



Figure 10.6 Stack usage during the computation of  $(25 + 17) \cdot (3 + 2)$ .

when it executes that program. To do this, our program will need subroutines to perform the various arithmetic operations.

#### 10.2.3 OpAdd, OpMult, and OpNeg

The program we write in Section 10.3 to simulate a calculator will need three subroutines to be able to perform addition, subtraction, and multiplication. They are:

- 1. OpAdd, which will pop two values from the stack, add them, and push the result onto the stack.
- 2. OpMult, which will pop two values from the stack, multiply them, and push the result onto the stack.

3. OpNeg, which will pop the top value, form its 2's complement negative value, and push the result onto the stack. This will allow us to subtract two numbers A minus B by first forming –B and then adding the result to A.

**The OpAdd Subroutine** Figure 10.7 shows the flowchart of the OpAdd subroutine. Basically, it attempts to pop two values off the stack and, if successful, add them. If the result is within the range of acceptable values (i.e., an integer between -999 and +999), then the result is pushed onto the stack.

There are two things that could prevent OpAdd from completing successfully: Fewer than two values are available on the stack for source operands, or



Figure 10.7 Flowchart for OpAdd algorithm.

the result is out of range. In both cases, the stack is put back to the way it was at the start of the OpAdd subroutine. If the first pop is unsuccessful, the stack is not changed since the POP routine leaves the stack as it was. If the second of the two pops reports back unsuccessfully, the stack pointer is decremented, which effectively returns the first value popped to the top of the stack. If the result is outside the range of acceptable values, then the stack pointer is decremented twice, returning both values to the top of the stack.

The OpAdd subroutine is shown in Figure 10.8.

Note that the OpAdd subroutine calls the RangeCheck subroutine. This is a simple test to be sure the result of the computation is within what can successfully be stored in a single stack location. For our purposes, we restrict values to integers in the range -999 to +999. This will come in handy in Section 10.3 when we design our home-brew calculator. The flowchart for the RangeCheck subroutine is shown in Figure 10.9. The LC-3 program that implements this subroutine is shown in Figure 10.10.

```
01
02
                Subroutine to pop the top two elements from the stack,
03
                add them, and push the sum onto the stack.
04
                the stack pointer.
05
06
                        ST
      bbAq0
                                 RO, OpAdd_SaveO
07
                        ST
                                 R1.0pAdd Save1
80
                        ST
                                 R5,0pAdd_Save5
09
                        ST
                                 R7,0pAdd_Save7
                                 POP
0Α
                        JSR
                                                  ; Get first source operand.
                                                  ; Test if POP was successful.
0B
                        ADD
                                 R5, R5, #0
00
                                                  ; Branch if not successful.
                        BRp
                                 OpAdd_Exit
0 D
                        ADD
                                 R1,R0,#0
                                                  ; Make room for second operand.
0 F
                        JSR
                                 POP
                                                  ; Get second source operand.
0 F
                        ADD
                                 R5.R5.#0
                                                  : Test if POP was successful.
10
                                 OpAdd_Restore1
                                                  : Not successful, put back first.
                        BRp
11
                        ADD
                                 RO.RO.R1
                                                  : THE Add.
12
                        JSR
                                 RangeCheck
                                                  : Check size of result.
13
                        ADD
                                 R5.R5.#0
                                                  : Check R5 for success/failure.
14
                                 OpAdd_Restore2
                        BRp
                                                  ; Out of range, restore both.
15
                        JSR
                                 PUSH
                                                  : Push sum on the stack.
16
                                 OpAdd_Exit
                                                  ; On to the next task...
                        BRnzp
17
      OpAdd_Restore2
                        ADD
                                 R6, R6, #-1
                                                  ; Decrement stack pointer.
18
      OpAdd_Restore1
                        ADD
                                 R6, R6, #-1
                                                  ; Decrement stack pointer.
19
      OpAdd_Exit
                        LD
                                 RO, OpAdd_SaveO
1A
                                 R1,0pAdd_Save1
                        LD
1 B
                        I D
                                 R5,0pAdd_Save5
1 C
                        LD
                                 R7,0pAdd_Save7
1 D
                        RET
1E
      OpAdd SaveO
                                #1
                        .BLKW
1 F
      OpAdd_Save1
                        .BLKW
                                #1
20
      OpAdd_Save5
                        .BLKW
                                #1
                                #1
21
      OpAdd_Save7
                        .BLKW
```

Figure 10.8 The OpAdd Subroutine.



Figure 10.9 The RangeCheck algorithm flowchart.

```
01
02
            Subroutine to check that a value is
03
            between -999 and +999.
04
05
     RangeCheck
                        LD
                                   R5, Neg999
06
                        ADD
                                   R5,R0,R5
                                                           ; Recall that RO contains the
07
                        BRp
                                   BadRange
                                                           ; result being checked.
80
                        LD
                                   R5, Pos999
09
                        ADD
                                   R5, R0, R5
0 A
                        BRn
                                   BadRange
0B
                        AND
                                   R5,R5,#0
                                                           ; R5 <-- success
00
                        RET
0 D
                        ST
                                   RO, RangeCheck_SaveO
     BadRange
0 E
                        LEA
                                   RO, Range Error Msg
0F
                        TRAP
                                   x22
                                                           ; Output character string
10
                        AND
                                   R5, R5, #0
11
                        ADD
                                   R5,R5,#1
                                                           ; R5 <-- failure
12
                        LD
                                   RO, RangeCheck_SaveO
13
                        RET
14
     Neg999
                        .FILL
                                   #-999
15
     Pos999
                        .FILL
                                   #999
16
     RangeErrorMsg
                        .FILL
                                   X000A
17
                        .STRINGZ
                                   "Error: Number is out of range."
18
     RangeCheck_Save0 .BLKW
                                   #1
```

Figure 10.10 The RangeCheck Subroutine.

**The OpMult Subroutine** Figure 10.11 shows the flowchart of the OpMult subroutine, and Figure 10.12 shows the LC-3 program that implements it. Similar to the OpAdd subroutine, the OpMult subroutine attempts to pop two values off the stack and, if successful, multiplies them. Since the LC-3 does not have a multiply



Figure 10.11 Flowchart for the OpMult subroutine.

```
01
02
          Two values are popped from the stack, multiplied, and if
03
          their product is within the acceptable range, the result
04
          is pushed onto the stack. R6 is the stack pointer.
05
                                RO, OpMult_SaveO
06
    0pMu1t
                        ST
07
                        ST
                                R1, OpMult_Save1
                                R2,0pMult_Save2
                        ST
08
09
                        ST
                                R3, OpMult_Save3
0.4
                        ST
                                R5,0pMult_Save5
0B
                        ST
                                R7,0pMult_Save7
00
                        AND
                                R3,R3,#0
                                                   : R3 holds sign of multiplier.
0 D
                        JSR
                                POP
                                                     Get first source from stack.
0 E
                        ADD
                                R5, R5, #0
                                                     Test for successful POP.
0 F
                        BRp
                                OpMult Exit
                                                    Failure
10
                        ADD
                                R1, R0, #0
                                                   : Make room for next POP.
11
                        JSR
                                POP
                                                   : Get second source operand.
12
                        ADD
                                R5, R5, #0
                                                   ; Test for successful POP.
13
                                                   ; Failure; restore first POP.
                        BRp
                                OpMult_Restore1
14
                        ADD
                                R2,R0,#0
                                                   ; Moves multiplier, tests sign.
15
                        BRzp
                                PosMultiplier
                        ADD
16
                                R3,R3,#1
                                                   ; Sets FLAG: Multiplier is neg.
17
                        NOT
                                R2.R2
18
                        ADD
                                R2, R2, #1
                                                   : R2 contains -(multiplier).
19
    PosMultiplier
                        AND
                                RO,RO,#0
                                                   ; Clear product register.
1A
                        ADD
                                R2,R2,#0
1B
                        BRz
                                PushMult
                                                   ; Multiplier = 0, Done.
1 C
                        ADD
                                                   ; THE actual "multiply"
1 D
    MultLoop
                                RO, RO, R1
1E
                        ADD
                                R2,R2,#-1
                                                   : Iteration Control
1F
                        BRp
                                MultLoop
20
21
                        JSR
                                RangeCheck
22
                        ADD
                                R5.R5.#0
                                                   : R5 contains success/failure.
23
                        BRp
                                OpMult_Restore2
24
25
                        ADD
                                R3,R3,#0
                                                   ; Test for negative multiplier.
26
                        BRz
                                PushMult
27
                        NOT
                                RO.RO
                                                   : Adjust for
28
                        ADD
                                RO,RO,#1
                                                   ; sign of result.
29
    PushMult
                        JSR
                                PUSH
                                                   ; Push product on the stack.
2A
                                OpMult_Exit
                        BRnzp
2B
    OpMult_Restore2
                        ADD
                                R6, R6, #-1
                                                   ; Adjust stack pointer.
    OpMult Restore1
                        ADD
                                R6, R6, #-1
2C
                                                   ; Adjust stack pointer.
                                RO, OpMult_SaveO
2 D
    OpMult_Exit
                        LD
2E
                        LD
                                R1, OpMult_Save1
2F
                        LD
                                R2, OpMult_Save2
30
                        LD
                                R3,0pMult_Save3
31
                        LD
                                R5, OpMult_Save5
32
                        LD
                                R7,0pMult_Save7
33
                        RET
34
    OpMult_SaveO
                       .BLKW
                                #1
    OpMult_Save1
                                #1
35
                       .BLKW
                                #1
36
                       .BLKW
    OpMult_Save2
37
    OpMult Save3
                                #1
                       .BLKW
38
    OpMult_Save5
                       .BLKW
                                #1
    OpMult_Save7
                                #1
39
                       .BLKW
```

Figure 10.12 The OpMult subroutine.

instruction, multiplication is performed as we have done in the past as a sequence of adds. Lines 17 to 19 of Figure 10.12 contain the crux of the actual multiply. If the result is within the range of acceptable values, then the result is pushed onto the stack.

If the second of the two pops reports back unsuccessfully, the stack pointer is decremented, which effectively returns the first value popped to the top of the stack. If the result is outside the range of acceptable values, which as before will be indicated by a 1 in R5, then the stack pointer is decremented twice, returning both values to the top of the stack.

The OpNeg Subroutine To perform subtraction with the top two elements on the stack, we first replace the top element on the stack with its negative and then use OpADD. That is, if the top of the stack contains A, and the second element on the stack contains B, we can push B—A on the stack by first negating the top of the stack and then performing OpAdd. The subroutine OpNeg for computing the negative of the element on the top of the stack is shown in Figure 10.13.

```
01
     ; Subroutine to pop the top of the stack, form its negative,
02
     ; and push the result onto the stack.
03
04
     OpNeg
                   ST
                           RO, OpNeg_SaveO
05
                    ST
                           R5, OpNeg_Save5
06
                   ST
                           R7, OpNeg_Save7
07
                   JSR
                           POP
                                        ; Get the source operand.
08
                   ADD
                           R5,R5,#0
                                       ; Test for successful pop
09
                           OpNeg_Exit; Branch if failure.
                   BRp
0A
                   NOT
                           RO.RO
0B
                   ADD
                           RO,RO,#1
                                        : Form the negative of source.
00
                   JSR
                           PUSH
                                        : Push result onto the stack.
0 D
     OpNeg_Exit
                   LD
                           RO, Op Neg_SaveO
0 E
                   LD
                           R5.OpNeg Save5
0 F
                   LD
                           R7, OpNeg_Save7
10
                   RET
11
     OpNeg_Save0
                    .BLKW
                           #1
12
     OpNeg_Save5
                           #1
                    .BLKW
13
     OpNeg_Save7
                           #1
                   .BLKW
```

Figure 10.13 The OpNeg subroutine.

### 10.3 The Calculator

#### 10.3.1 Functionality

We are now ready to specify all the code for our calculator. As we already said, our calculator is not very sophisticated by today's standards. It will allow a user to enter positive integers consisting of not more than three decimal digits, perform basic arithmetic (addition, subtraction, and multiplication) on these integers, and display the decimal result (which will also be limited to at most three decimal digits).

We will use the keyboard to tell the calculator what to do. We can enter positive integers having up to three decimal digits, the arithmetic operators + (for ADD), \* (for MUL), and – (for negative), and three additional commands D (to display the result of the calculation on the monitor), C (to erase all values entered), and X (to turn off the calculator).

The calculator algorithm works as follows: We use the keyboard to input commands and decimal values. We use the monitor to display results. We use a stack to hold source operands for performing arithmetic operations and the results of those arithmetic operations, as described in Section 10.2. Values entered and displayed are restricted to three decimal digits, that is, only values between –999 and +999, inclusive.

Figure 10.14 is a flowchart that provides an overview of our algorithm that simulates a calculator. Simulation of the calculator starts with initialization, which includes setting R6, the stack pointer, to an empty stack. Then the user sitting at the keyboard is prompted with: "Enter a Command."

The following commands are available to the user.

**X** Exit the simulation.

**D** Display the value at the top of the stack.

C Clear all values from the stack.

- + Pop the top two elements A,B off the stack and push A+B.
- \* Pop the top two elements A,B off the stack and push A\*B.
- Pop the top element A off the stack and push "minus" A.

**Enter** or **LF** Push the value typed on the keyboard onto the top of the stack.

If the user wants to enter a number, he/she types the number (up to three decimal digits) followed by <Enter> or <Line Feed (LF)>.

Input is echoed, and the calculator simulation systematically tests the character to identify the user's command. Depending on the user's command, the calculator calls the appropriate subroutine to carry out the work specified. After the work is carried out, the subroutine returns, followed by a prompt for another command. The calculator simulation continues in this way until the user presses X, signaling that the user is finished with the calculator.

For example, to calculate

$$(51 - 49) * (172 + 205) - (17 * 2)$$

and display the result 720 on the monitor, one types the following sequence of keys on the keyboard:

#### 10.3.2 Code

Twelve routines comprise the calculator simulation. Figure 10.15 is the main algorithm, supported by eleven subroutines. Note the three global labels, Stack-Max, StackBase, and ASCIIBUFF, are all part of the main algorithm, shown in Figure 10.15. They provide the symbol table entries needed by the subroutines that reference those locations. Note also that the stack has been allocated ten



Figure 10.14 The calculator, overview.

```
01
02
         The Calculator, Main Algorithm
03
04
                               R6.StackBase
                                               ; Initialize the Stack Pointer.
05
                   ADD
                               R6,R6,#1
                                               ; R6 = StackBase + 1 --> empty stack
06
07
     NewCommand
                   LEA
                               RO, PromptMsg
08
                   PUTS
09
                   GETC
0 A
                   OUT
0B
     ; Check the command
00
0 D
0 E
     TestX
                   LD
                               R1,NegX
                                               ; Check for X.
0 F
                   ADD
                               R1,R1,R0
10
                   BRnp
                               TestC
                   HALT
11
12
13
     TestC
                   LD
                               R1.NegC
                                               : Check for C.
                               R1.R1.R0
14
                   ADD
15
                   BRnp
                               TestAdd
                               OpClear
16
                   JSR<sup>°</sup>
                                               ; See Figure 10.20
                               NewCommand
17
                   BRnzp
18
19
     TestAdd
                   LD
                               R1, NegPlus
                                               : Check for +
1A
                   ADD
                               R1,R1,R0
                               TestMult
1B
                   BRnp
                               0pAdd
1 C
                   JSR<sup>°</sup>
                                               : See Figure 10.8
1D
                   BRnzp
                               NewCommand
1E
     TestMult
1 F
                   LD
                               R1, NegMult
                                               : Check for *
20
                   ADD
                               R1,R1,R0
21
                   BRnp
                               TestMinus
22
                               0pMu1t
                   JSR
                                               : See Figure 10.12
                               NewCommand
23
                   BRnzp
24
25
     TestMinus
                               R1, NegMinus
                   LD
                                               : Check for -
                               R1,R1,R0
26
                   ADD
27
                   BRnp
                               TestD
28
                   JSR
                               OpNeg
                                               ; See Figure 10.13
29
                   BRnzp
                               NewCommand
2A
2B
     TestD
                   LD
                               R1.NegD
                                               : Check for D
                               R1,R1,R0
20
                   ADD
2D
                   BRnp
                               EnterNumber
2E
                               OpDisplay
                   JSR<sup>®</sup>
                                               ; See Figure 10.19
2F
                   BRnzp
                               NewCommand
30
      ; Then we must be entering an integer
31
32
33
     EnterNumber JSR
                               PushValue
                                               ; See Figure 10.16
34
                   BRnzp
                               NewCommand
35
36
     PromptMsg
                   .FILL
                               X000A
                   .STRINGZ "Enter a command:"
37
38
                   .FILL
                               xFFA8
     NegX
39
     NeaC
                   .FILL
                               xFFBD
     NegP1us
                               xFFD5
3A
                   .FILL
     NegMinus
3B
                   .FILL
                               xFFD3
     NegMult
3C
                   .FILL
                               xFFD6
3D
     NegD
                   .FILL
                               xFFBC
3F
3F
      : Globals
                   .BLKW
40
     StackMax
                              #9
                              #1
41
     StackBase
                   .BLKW
42
                               #4
     ASCIIBUFF
                   .BLKW
43
                   .FILL
                               x0000 ; ASCIIBUFF sentinel
```

Figure 10.15 The calculator's main algorithm.

entries in the main algorithm, and R6, the stack pointer, is initialized to an empty stack in line 05.

Figure 10.16 takes an ASCII string of characters terminating by a LF, checks to be sure it corresponds to a string of not more than three decimal digits, and if so, converts it to a binary number, then pushes the binary number onto the top of the stack. Figure 10.4 provides the ASCII-to-binary conversion routine. Figure 10.19 pops the entry on the top of the stack, converts it to an ASCII character string, and displays the ASCII string on the monitor. Figure 10.5 provides the binary-to-ASCII conversion routine. Figures 10.8 (OpAdd), 10.12 (OpMult), and 10.13 (OpNeg) supply the basic arithmetic algorithms using a stack. Figures 10.17 and 10.18 contain the basic POP and PUSH routines Finally, Figure 10.20 clears the stack.

```
01
     ; This subroutine takes a sequence of not more than three decimal digits
02
     ; typed by the user, converts its ASCII string to a binary value using the
03
     ; ASCIItoBinary subroutine, and pushes the binary value onto the stack.
04
     ; Anything else typed results in an error message.
05
                         ST
06
     Push Value
                                    RO, PushValue_SaveO
07
                         ST
                                    R1, Push Value_Save1
80
                         ST
                                    R2, Push Value_Save2
09
                         ST
                                    R7, Push Value_Save7
                         LD
0Α
                                    R1, Push Value_ASCIIBUFF
                                                              ; R1 points to string being
0B
                         LD
                                    R2, Max Digits
                                                              : generated.
00
0 D
     ValueLoop
                         ADD
                                    R3.R0.x-0A
                                                   ; Test for line feed, xOA
0 E
                                    GoodInput
                         BRz
0 F
                                    R2,R2,#0
                         ADD
10
                         BRz
                                    TooLargeInput
11
                         LD
                                    R3, NEGASCIIO
12
                         ADD
                                    R3,R0,R3
13
                         BRn
                                    NotInteger
14
                         LD
                                    R3.NEGASCII9
15
                         ADD
                                    R3.R0.R3
16
                         BRp
                                    NotInteger
17
                         ADD
                                    R2,R2,#-1
                                                   : Still room for more digits.
18
                         STR
                                    RO.R1.#0
                                                   : Store last character read.
19
                         ADD
                                    R1,R1,#1
1A
                         GETC
1B
                         OUT
                                                   : Echo it.
1C
                         BRnzp
                                    ValueLoop
1D
1E
     GoodInput
                         LD
                                    R2, PushValue_ASCIIBUFF
1F
                         NOT
                                    R2, R2
20
                         ADD
                                    R2,R2,#1
21
                                                   : R1 now contains no. of char.
                         ADD
                                    R1.R1.R2
22
                         BRz
                                    NoDigit
23
                         JSR
                                    ASCIItoBinary
24
                         JSR
                                    PUSH
25
                                    PushValue_Done
                         BRnzp
```

Figure 10.16 The calculator's PushValue routine (Fig. 10.16 continued on next page.)

```
400
                   chapter 10 A Calculator
  26
       NoDigit
                           LEA
                                      RO.NoDigitMsg
  27
                           PUTS
  28
                           BRnzp
                                      PushValue Done
  29
       NotInteger
                           GETC
                                                     ; Spin until carriage return.
  2A
                           OUT
  2B
                           ADD
                                      R3,R0,x-0A
                                                     : Test for line feed, xOA
  2C
                           BRnp
                                      NotInteger
  2 D
                           LEA
                                      RO.NotIntegerMsg
  2E
                           PUTS
  2F
                           BRnzp
                                      PushValue_Done
  30
       TooLargeInput
                           GETC
                                                     : Spin until carriage return.
  31
                           OUT
  32
                           ADD
                                      R3, R0, x-0A
                                                     : Test for line feed, xOA
  33
                           BRnp
                                      TooLargeInput
  34
                                      RO, TooMany Digits
                           LEA
  35
                           PUTS
  36
       PushValue_Done
                           LD
                                      RO, PushValue_SaveO
  37
                           LD
                                      R1, Push Value_Save1
  38
                           LD
                                      R2, PushValue_Save2
  39
                           LD
                                      R7, PushValue_Save7
                           RET
  3A
                             .FILL
  3B
       TooManyDigits
                                        X000A
  3C
                             .STRINGZ "Too many digits"
  3D
       NoDigitMsq
                             .FILL
                                        X000A
  3E
                             .STRINGZ "No number entered"
  3F
       NotIntegerMsg
                             .FILL
                                        X000A
  40
                             .STRINGZ "Not an integer"
  41
                                        x0003
       MaxDigits
                             .FILL
  42
       NegASCII0
                             .FILL
                                        x-30
  43
       NegASCII9
                              .FILL
                                        x-39
       PushValue_ASCIIBUFF .FILL
                                        ASCIIBUFF
  44
```

Figure 10.16 The calculator's PushValue routine (continued Fig. 10.16 from previous page.)

#1

#1

#1

#1

.BLKW

.BLKW

.BLKW

.BLKW

PushValue\_SaveO

PushValue\_Save1

PushValue\_Save2

PushValue Save7

45

46

47

48

```
01
        This subroutine POPs a value from the stack and puts it in
02
        RO before returning to the calling program. R5 is used to
03
     ; report success (R5 = 0) or failure (R5 = 1) of the POP operation.
04
     P0P
                     LD
                              RO.POP StackBase
05
                     NOT
                                               : RO = -(addr. of StackBase + 1)
                              RO.RO
06
                     ADD
                              RO, RO, R6
                                               : R6 = StackPointer
07
                     BRz
                              Underflow
80
                     LDR
                                               : The actual POP
                              RO.R6.#0
09
                              R6,R6,#1
                     ADD
                                               ; Adjust StackPointer
                              R5,R5,#0
0Α
                     AND
                                               ; R5 <-- success
0B
                     RET
00
     Underflow
                    LEA
                             RO.UnderflowMsg
0 D
                     PUTS
                                               : Print error message.
0 E
                     AND
                              R5, R5, #0
0 F
                     ADD
                              R5, R5, #1
                                               ; R5 <-- failure
10
                     RET
11
     UnderflowMsg
                    .FILL
                            X000A
12
                     .STRINGZ "Error: Too Few Values on the Stack."
13
     POP StackBase
                     .FILL
                              StackBase
```

Figure 10.17 The calculator's POP routine.

```
01
        This subroutine PUSHes on the stack the value stored in RO.
        R5 is used to report success (R5 = 0) or failure (R5 = 1) of
03
     : the PUSH operation.
04
     PUSH
                     ST
                              R1,PUSH_Save1 ; R1 is needed by this routine.
05
                     I D
                              R1, PUSH_StackMax
06
                     NOT
                              R1,R1
07
                     ADD
                              R1,R1,#1
                                              ; R1 = - addr. of StackMax
08
                     ADD
                              R1,R1,R6
                                              ; R6 = StackPointer
09
                     BRz
                              Overflow
0A
                     ADD
                              R6, R6, #-1
                                              ; Adjust StackPointer for PUSH.
0B
                     STR
                              RO.R6.#0
                                              : The actual PUSH
0.0
                     LD
                              R1, PUSH_Save1 ; Restore R1.
0 D
                     AND
                              R5,R5,#0
                                              ; R5 <-- success
0 F
                     RET
0 F
     Overflow
                    LEA
                             RO.OverflowMsg
10
                     PUTS
11
                     LD
                              R1, PUSH_Save1; Restore R1.
12
                              R5,R5,#0
                     AND
13
                     ADD
                              R5, R5, #1
                                             ; R5 <-- failure
14
                     RET
15
     PUSH_Save1
                     .BLKW
                             #1
16
                    .FILL
                             x000A
     OverflowMsg
17
                     .STRINGZ "Error: Stack is Full."
18
     PUSH_StackMax
                    .FILL
                              StackMax
```

Figure 10.18 The calculator's PUSH routine.

Figure 10.20 The OpClear routine.

ADD

RET

07 OpClear\_StackBase .FILL StackBase

R6.R6.#1

05

06

#### **Exercises**

10.1 Describe, in your own words, how the Multiply step of the OpMult algorithm in Figure 10.14 works. How many instructions are executed to perform the Multiply step? Express your answer in terms of *n*, the value of the multiplier. (*Note:* If an instruction executes five times, it contributes five to the total count.) Write a program fragment that performs the Multiply step in fewer instructions if the value of the multiplier is less than 25. How many?

: R6 = StackBase + 1 --> empty stack

- 10.2 Correct Figure 10.1 so that it will add two single-digit positive integers and produce a single-digit positive sum. Assume that the two digits being added do in fact produce a single-digit sum.
- 10.3 Modify Figure 10.1, assuming that the input numbers are one-digit positive hex numbers. Assume that the two hex digits being added together do in fact produce a single hex-digit sum.

Exercises 403

- 10.4 Figure 10.4 provides an algorithm for converting ASCII strings to binary values. Suppose the decimal number is arbitrarily long. Rather than store a table of 10 values for the thousands-place digit, another table for the 10 ten-thousands-place digit, and so on, design an algorithm to do the conversion without resorting to any tables whatsoever.
- 10.5 The code in Figure 10.4 converts a decimal number represented as ASCII digits into binary. Extend this code to also convert a hexadecimal number represented in ASCII into binary. If the number is preceded by an x, then the subsequent ASCII digits (three at most) represent a hex number; otherwise, it is decimal.
- 10.6 The algorithm of Figure 10.5 always produces a string of four characters independent of the sign and magnitude of the integer being converted. Devise an algorithm that eliminates unnecessary characters in common representations, that is, an algorithm that does not store leading 0s nor a leading + sign.
- **10.7** What does the following LC-3 program do?

```
.ORIG
                    x3000
           LEA
                    R6, STACKBASE
                    RO, PROMPT
           LEA
           TRAP
                    x22
                                     : PUTS
           AND
                    R1, R1, #0
L00P
           TRAP
                    x20
                                     : IN
           TRAP
                    x21
           ADD
                     R3, R0, #-10
                                     : Check for newline
           BRz
                     INPUTDONE
           JSR
                    PUSH
           ADD
                     R1, R1, #1
           BRnzp
                     LOOP
                     R1, R1, #0
INPUTDONE ADD
           BRz
                    DONE
LOOP2
           JSR
                    POP
           TRAP
                    x21
           ADD
                    R1. R1. #-1
           BRp
                    LOOP2
DONE
           TRAP
                    x25
                                     : HALT
PUSH
           ADD
                     R6, R6, #-2
           STR
                     RO, R6, #0
           RET
POP
           LDR
                     RO. R6. #0
           ADD
                    R6. R6. #2
           RET
PROMPT
           .STRINGZ ''Please enter a sentence: ''
STACKSPAC .BLKW #50
STACKBASE .FILL #0
           .END
```

- ★10.8 The calculator program assumes that if the user did not type one of the characters X,C,+,-,\*,D, then it must be pushing a value and so executes BRnzp PushValue. Modify the program so it is more robust; that is, if the user typed something other than a digit, the main program would load R0 with the ASCII code for X, and branch to Test. If the user typed a digit, the main program would branch to PushValue.
- **★ 10.9** For the calculator program in Exercise 10.8, improve the robustness by modifying PushValue to make sure all the characters typed are digits.